Home
last modified time | relevance | path

Searched refs:SSCR1_SP (Results 1 – 2 of 2) sorted by relevance

/openbmc/linux/arch/arm/mach-sa1100/include/mach/
H A DSA-1100.h791 #define SSCR1_SP 0x00000010 /* Sample clock (SCLK) Phase */ macro
792 #define SSCR1_SClk1P (SSCR1_SP*0) /* Sample Clock active 1 Period */
794 #define SSCR1_SClk1_2P (SSCR1_SP*1) /* Sample Clock active 1/2 Period */
/openbmc/u-boot/include/
H A DSA-1100.h1071 #define SSCR1_SP 0x00000010 /* Sample clock (SCLK) Phase */ macro
1072 #define SSCR1_SClk1P (SSCR1_SP*0) /* Sample Clock active 1 Period */
1074 #define SSCR1_SClk1_2P (SSCR1_SP*1) /* Sample Clock active 1/2 Period */