Searched refs:MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 (Results 1 – 9 of 9) sorted by relevance
22 MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x0b0b0
127 fsl,pins = <MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x0b0b0>;
219 MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x0b0b0
285 MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x1b0b0 /* DIN1 */
20 #define MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x002c 0x02b8 0x0000 5 0 macro
531 MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x17059
811 MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x0b0b0 /* LCD Power Enable */
299 MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x0b0b0
24 #define MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x002c 0x02b8 0x0000 5 0 macro