Home
last modified time | relevance | path

Searched refs:IMX8ULP_CLK_SPLL3_PFD3_DIV1 (Results 1 – 3 of 3) sorted by relevance

/openbmc/linux/include/dt-bindings/clock/
H A Dimx8ulp-clock.h28 #define IMX8ULP_CLK_SPLL3_PFD3_DIV1 21 macro
/openbmc/linux/arch/arm64/boot/dts/freescale/
H A Dimx8ulp.dtsi427 assigned-clocks = <&cgc1 IMX8ULP_CLK_SPLL3_PFD3_DIV1>,
429 assigned-clock-parents = <0>, <&cgc1 IMX8ULP_CLK_SPLL3_PFD3_DIV1>;
/openbmc/linux/drivers/clk/imx/
H A Dclk-imx8ulp.c193 …clks[IMX8ULP_CLK_SPLL3_PFD3_DIV1] = imx_clk_hw_divider("spll3_pfd3_div1", "spll3_pfd3_div1_gate", … in imx8ulp_clk_cgc1_init()