Searched hist:"4 e97e257" (Results 1 – 4 of 4) sorted by relevance
/openbmc/u-boot/include/dt-bindings/mfd/ |
H A D | stm32f7-rcc.h | 4e97e257 Wed Nov 15 06:14:52 CST 2017 Patrice Chotard <patrice.chotard@st.com> clk: clk_stm32fx: add clock configuration for mmc usage MMC block needs 48Mhz source clock, for that we choose to select the SAI PLL. Update also stm32_clock_get_rate() to retrieve the MMC clock source needed in MMC driver. STM32F4 uses a different RCC variant than STM32F7. For STM32F4 sdmmc clocks bit are located into dckcfgr register whereas there are located into dckcfgr2 registers on STM32F7. In both registers, bits CK48MSEL and SDMMC1SEL are located at the same position. Signed-off-by: Christophe Priouzeau <christophe.priouzeau@st.com> Signed-off-by: Patrice Chotard <patrice.chotard@st.com> Reviewed-by: Vikas Manocha <vikas.manocha@st.com>
|
/openbmc/u-boot/include/ |
H A D | stm32_rcc.h | 4e97e257 Wed Nov 15 06:14:52 CST 2017 Patrice Chotard <patrice.chotard@st.com> clk: clk_stm32fx: add clock configuration for mmc usage MMC block needs 48Mhz source clock, for that we choose to select the SAI PLL. Update also stm32_clock_get_rate() to retrieve the MMC clock source needed in MMC driver. STM32F4 uses a different RCC variant than STM32F7. For STM32F4 sdmmc clocks bit are located into dckcfgr register whereas there are located into dckcfgr2 registers on STM32F7. In both registers, bits CK48MSEL and SDMMC1SEL are located at the same position. Signed-off-by: Christophe Priouzeau <christophe.priouzeau@st.com> Signed-off-by: Patrice Chotard <patrice.chotard@st.com> Reviewed-by: Vikas Manocha <vikas.manocha@st.com>
|
/openbmc/u-boot/arch/arm/include/asm/arch-stm32f7/ |
H A D | stm32.h | 4e97e257 Wed Nov 15 06:14:52 CST 2017 Patrice Chotard <patrice.chotard@st.com> clk: clk_stm32fx: add clock configuration for mmc usage MMC block needs 48Mhz source clock, for that we choose to select the SAI PLL. Update also stm32_clock_get_rate() to retrieve the MMC clock source needed in MMC driver. STM32F4 uses a different RCC variant than STM32F7. For STM32F4 sdmmc clocks bit are located into dckcfgr register whereas there are located into dckcfgr2 registers on STM32F7. In both registers, bits CK48MSEL and SDMMC1SEL are located at the same position. Signed-off-by: Christophe Priouzeau <christophe.priouzeau@st.com> Signed-off-by: Patrice Chotard <patrice.chotard@st.com> Reviewed-by: Vikas Manocha <vikas.manocha@st.com>
|
/openbmc/u-boot/drivers/clk/ |
H A D | clk_stm32f.c | 4e97e257 Wed Nov 15 06:14:52 CST 2017 Patrice Chotard <patrice.chotard@st.com> clk: clk_stm32fx: add clock configuration for mmc usage MMC block needs 48Mhz source clock, for that we choose to select the SAI PLL. Update also stm32_clock_get_rate() to retrieve the MMC clock source needed in MMC driver. STM32F4 uses a different RCC variant than STM32F7. For STM32F4 sdmmc clocks bit are located into dckcfgr register whereas there are located into dckcfgr2 registers on STM32F7. In both registers, bits CK48MSEL and SDMMC1SEL are located at the same position. Signed-off-by: Christophe Priouzeau <christophe.priouzeau@st.com> Signed-off-by: Patrice Chotard <patrice.chotard@st.com> Reviewed-by: Vikas Manocha <vikas.manocha@st.com>
|