Home
last modified time | relevance | path

Searched refs:reset_manager_base (Results 1 – 5 of 5) sorted by relevance

/openbmc/u-boot/arch/arm/mach-socfpga/
H A Dreset_manager_s10.c26 reg = &reset_manager_base->mpumodrst; in socfpga_per_reset()
28 reg = &reset_manager_base->per0modrst; in socfpga_per_reset()
30 reg = &reset_manager_base->per1modrst; in socfpga_per_reset()
32 reg = &reset_manager_base->brgmodrst; in socfpga_per_reset()
53 &reset_manager_base->per0modrst); in socfpga_per_reset_all()
54 writel(~l4wd0, &reset_manager_base->per0modrst); in socfpga_per_reset_all()
55 writel(0xffffffff, &reset_manager_base->per1modrst); in socfpga_per_reset_all()
65 clrbits_le32(&reset_manager_base->brgmodrst, ~0); in socfpga_bridges_reset()
88 setbits_le32(&reset_manager_base->brgmodrst, in socfpga_bridges_reset()
101 writel(0, &reset_manager_base->per1modrst); in reset_deassert_peripherals_handoff()
[all …]
H A Dreset_manager_gen5.c13 static const struct socfpga_reset_manager *reset_manager_base = variable
26 reg = &reset_manager_base->mpu_mod_reset; in socfpga_per_reset()
29 reg = &reset_manager_base->per_mod_reset; in socfpga_per_reset()
32 reg = &reset_manager_base->per2_mod_reset; in socfpga_per_reset()
35 reg = &reset_manager_base->brg_mod_reset; in socfpga_per_reset()
38 reg = &reset_manager_base->misc_mod_reset; in socfpga_per_reset()
60 writel(~l4wd0, &reset_manager_base->per_mod_reset); in socfpga_per_reset_all()
61 writel(0xffffffff, &reset_manager_base->per2_mod_reset); in socfpga_per_reset_all()
69 writel(0, &reset_manager_base->per_mod_reset); in reset_deassert_peripherals_handoff()
84 writel(0xffffffff, &reset_manager_base->brg_mod_reset); in socfpga_bridges_reset()
[all …]
H A Dreset_manager_arria10.c18 static const struct socfpga_reset_manager *reset_manager_base = variable
66 setbits_le32(&reset_manager_base->per1modrst, in socfpga_watchdog_disable()
73 clrbits_le32(&reset_manager_base->brgmodrst, in socfpga_reset_deassert_noc_ddr_scheduler()
116 clrbits_le32(&reset_manager_base->per1modrst, in socfpga_reset_deassert_osc1wd0()
130 reg = &reset_manager_base->mpumodrst; in socfpga_per_reset()
133 reg = &reset_manager_base->per0modrst; in socfpga_per_reset()
136 reg = &reset_manager_base->per1modrst; in socfpga_per_reset()
139 reg = &reset_manager_base->brgmodrst; in socfpga_per_reset()
142 reg = &reset_manager_base->sysmodrst; in socfpga_per_reset()
177 writel(~l4wd0, &reset_manager_base->per1modrst); in socfpga_per_reset_all()
[all …]
H A Dreset_manager.c18 static const struct socfpga_reset_manager *reset_manager_base = variable
33 &reset_manager_base->ctrl); in reset_cpu()
H A Dmisc_gen5.c218 static struct socfpga_reset_manager *reset_manager_base = variable
258 writel(iswgrp_handoff[0], &reset_manager_base->brg_mod_reset); in do_bridge_reset()
264 writel(0, &reset_manager_base->brg_mod_reset); in do_bridge_reset()