Home
last modified time | relevance | path

Searched refs:regPWRSEQ1_PANEL_PWRSEQ_DELAY1_BASE_IDX (Results 1 – 8 of 8) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dpcs/
H A Ddpcs_3_1_4_offset.h7197 #define regPWRSEQ1_PANEL_PWRSEQ_DELAY1_BASE_IDX macro
H A Ddpcs_4_2_0_offset.h115 #define regPWRSEQ1_PANEL_PWRSEQ_DELAY1_BASE_IDX macro
H A Ddpcs_4_2_2_offset.h102 #define regPWRSEQ1_PANEL_PWRSEQ_DELAY1_BASE_IDX macro
H A Ddpcs_4_2_3_offset.h119 #define regPWRSEQ1_PANEL_PWRSEQ_DELAY1_BASE_IDX macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_3_1_2_offset.h12450 #define regPWRSEQ1_PANEL_PWRSEQ_DELAY1_BASE_IDX macro
H A Ddcn_3_1_5_offset.h12315 #define regPWRSEQ1_PANEL_PWRSEQ_DELAY1_BASE_IDX macro
H A Ddcn_3_1_4_offset.h11563 #define regPWRSEQ1_PANEL_PWRSEQ_DELAY1_BASE_IDX macro
H A Ddcn_3_1_6_offset.h13046 #define regPWRSEQ1_PANEL_PWRSEQ_DELAY1_BASE_IDX macro