Home
last modified time | relevance | path

Searched refs:regCP_RB1_WPTR_HI (Results 1 – 5 of 5) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_4_2_offset.h399 #define regCP_RB1_WPTR_HI macro
H A Dgc_9_4_3_offset.h2852 #define regCP_RB1_WPTR_HI macro
H A Dgc_11_0_0_offset.h4172 #define regCP_RB1_WPTR_HI macro
H A Dgc_11_0_3_offset.h4390 #define regCP_RB1_WPTR_HI macro
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/
H A Dgfx_v11_0.c3304 WREG32_SOC15(GC, 0, regCP_RB1_WPTR_HI, upper_32_bits(ring->wptr)); in gfx_v11_0_cp_gfx_resume()