/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/ |
H A D | uvd_5_0_d.h | 91 #define mmUVD_SUVD_CGC_CTRL 0x3be6 macro
|
H A D | uvd_6_0_d.h | 107 #define mmUVD_SUVD_CGC_CTRL 0x3be6 macro
|
H A D | uvd_7_0_offset.h | 68 #define mmUVD_SUVD_CGC_CTRL … macro
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/ |
H A D | vcn_1_0_offset.h | 158 #define mmUVD_SUVD_CGC_CTRL … macro
|
H A D | vcn_2_5_offset.h | 509 #define mmUVD_SUVD_CGC_CTRL … macro
|
H A D | vcn_2_0_0_offset.h | 822 #define mmUVD_SUVD_CGC_CTRL … macro
|
H A D | vcn_3_0_0_offset.h | 825 #define mmUVD_SUVD_CGC_CTRL … macro
|
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | uvd_v5_0.c | 680 data2 = RREG32(mmUVD_SUVD_CGC_CTRL); in uvd_v5_0_set_sw_clock_gating() 719 WREG32(mmUVD_SUVD_CGC_CTRL, data2); in uvd_v5_0_set_sw_clock_gating()
|
H A D | vcn_v2_0.c | 581 data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL); in vcn_v2_0_disable_clock_gating() 592 WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data); in vcn_v2_0_disable_clock_gating() 640 UVD, 0, mmUVD_SUVD_CGC_CTRL), 0, sram_sel, indirect); in vcn_v2_0_clock_gating_dpg_mode() 690 data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL); in vcn_v2_0_enable_clock_gating() 701 WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data); in vcn_v2_0_enable_clock_gating()
|
H A D | vcn_v1_0.c | 556 data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL); in vcn_v1_0_disable_clock_gating() 567 WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data); in vcn_v1_0_disable_clock_gating() 628 data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL); in vcn_v1_0_enable_clock_gating() 639 WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data); in vcn_v1_0_enable_clock_gating() 693 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_SUVD_CGC_CTRL, 0, 0xFFFFFFFF, sram_sel); in vcn_v1_0_clock_gating_dpg_mode()
|
H A D | vcn_v2_5.c | 667 data = RREG32_SOC15(VCN, i, mmUVD_SUVD_CGC_CTRL); in vcn_v2_5_disable_clock_gating() 678 WREG32_SOC15(VCN, i, mmUVD_SUVD_CGC_CTRL, data); in vcn_v2_5_disable_clock_gating() 727 VCN, 0, mmUVD_SUVD_CGC_CTRL), 0, sram_sel, indirect); in vcn_v2_5_clock_gating_dpg_mode() 777 data = RREG32_SOC15(VCN, i, mmUVD_SUVD_CGC_CTRL); in vcn_v2_5_enable_clock_gating() 788 WREG32_SOC15(VCN, i, mmUVD_SUVD_CGC_CTRL, data); in vcn_v2_5_enable_clock_gating()
|
H A D | vcn_v3_0.c | 803 data = RREG32_SOC15(VCN, inst, mmUVD_SUVD_CGC_CTRL); in vcn_v3_0_disable_clock_gating() 823 WREG32_SOC15(VCN, inst, mmUVD_SUVD_CGC_CTRL, data); in vcn_v3_0_disable_clock_gating() 871 VCN, inst_idx, mmUVD_SUVD_CGC_CTRL), 0, sram_sel, indirect); in vcn_v3_0_clock_gating_dpg_mode() 919 data = RREG32_SOC15(VCN, inst, mmUVD_SUVD_CGC_CTRL); in vcn_v3_0_enable_clock_gating() 939 WREG32_SOC15(VCN, inst, mmUVD_SUVD_CGC_CTRL, data); in vcn_v3_0_enable_clock_gating()
|
H A D | uvd_v6_0.c | 1337 data2 = RREG32(mmUVD_SUVD_CGC_CTRL); in uvd_v6_0_set_sw_clock_gating() 1377 WREG32(mmUVD_SUVD_CGC_CTRL, data2); in uvd_v6_0_set_sw_clock_gating()
|
H A D | uvd_v7_0.c | 1617 data2 = RREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_CTRL); 1664 WREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_CTRL, data2);
|