Home
last modified time | relevance | path

Searched refs:mmUVD_RB_SIZE (Results 1 – 12 of 12) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/
H A Duvd_6_0_d.h46 #define mmUVD_RB_SIZE 0x3c28 macro
H A Duvd_7_0_offset.h98 #define mmUVD_RB_SIZE macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_1_0_offset.h220 #define mmUVD_RB_SIZE macro
H A Dvcn_2_5_offset.h555 #define mmUVD_RB_SIZE macro
H A Dvcn_2_0_0_offset.h932 #define mmUVD_RB_SIZE macro
H A Dvcn_3_0_0_offset.h885 #define mmUVD_RB_SIZE macro
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/
H A Dvcn_v2_0.c1088 WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4); in vcn_v2_0_start()
1240 WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4); in vcn_v2_0_pause_dpg_mode()
1959 SOC15_REG_OFFSET(UVD, i, mmUVD_RB_SIZE), in vcn_v2_0_start_sriov()
H A Dvcn_v2_5.c1140 WREG32_SOC15(VCN, i, mmUVD_RB_SIZE, ring->ring_size / 4); in vcn_v2_5_start()
1315 SOC15_REG_OFFSET(VCN, i, mmUVD_RB_SIZE), in vcn_v2_5_sriov_start()
1489 WREG32_SOC15(VCN, inst_idx, mmUVD_RB_SIZE, ring->ring_size / 4); in vcn_v2_5_pause_dpg_mode()
H A Dvcn_v3_0.c1265 WREG32_SOC15(VCN, i, mmUVD_RB_SIZE, ring->ring_size / 4); in vcn_v3_0_start()
1402 mmUVD_RB_SIZE), in vcn_v3_0_start_sriov()
1639 WREG32_SOC15(VCN, inst_idx, mmUVD_RB_SIZE, ring->ring_size / 4); in vcn_v3_0_pause_dpg_mode()
H A Duvd_v7_0.c923 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_RB_SIZE), ring->ring_size / 4); in uvd_v7_0_sriov_start()
1118 WREG32_SOC15(UVD, k, mmUVD_RB_SIZE, ring->ring_size / 4); in uvd_v7_0_start()
H A Dvcn_v1_0.c949 WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4); in vcn_v1_0_start_spg_mode()
1249 WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4); in vcn_v1_0_pause_dpg_mode()
H A Duvd_v6_0.c867 WREG32(mmUVD_RB_SIZE, ring->ring_size / 4); in uvd_v6_0_start()