Home
last modified time | relevance | path

Searched refs:mmUVD_LMI_CTRL (Results 1 – 19 of 19) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/
H A Duvd_4_2_d.h49 #define mmUVD_LMI_CTRL 0x3d66 macro
H A Duvd_4_0_d.h47 #define mmUVD_LMI_CTRL 0x3D66 macro
H A Duvd_3_1_d.h51 #define mmUVD_LMI_CTRL 0x3d66 macro
H A Duvd_5_0_d.h55 #define mmUVD_LMI_CTRL 0x3d66 macro
H A Duvd_6_0_d.h71 #define mmUVD_LMI_CTRL 0x3d66 macro
H A Duvd_7_0_offset.h158 #define mmUVD_LMI_CTRL macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_1_0_offset.h336 #define mmUVD_LMI_CTRL macro
H A Dvcn_2_5_offset.h959 #define mmUVD_LMI_CTRL macro
H A Dvcn_2_0_0_offset.h562 #define mmUVD_LMI_CTRL macro
H A Dvcn_3_0_0_offset.h1473 #define mmUVD_LMI_CTRL macro
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/
H A Dvcn_v1_0.c812 tmp = RREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL); in vcn_v1_0_start_spg_mode()
813 WREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL, tmp | in vcn_v1_0_start_spg_mode()
994 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_LMI_CTRL, in vcn_v1_0_start_dpg_mode()
1049 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_LMI_CTRL, in vcn_v1_0_start_dpg_mode()
H A Duvd_v4_2.c312 WREG32(mmUVD_LMI_CTRL, 0x203108); in uvd_v4_2_start()
H A Duvd_v3_1.c355 WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) | in uvd_v3_1_start()
H A Dvcn_v2_0.c836 UVD, 0, mmUVD_LMI_CTRL), tmp, 0, indirect); in vcn_v2_0_start_dpg_mode()
962 tmp = RREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL); in vcn_v2_0_start()
963 WREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL, tmp | in vcn_v2_0_start()
H A Duvd_v5_0.c352 WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) | in uvd_v5_0_start()
H A Dvcn_v2_5.c861 VCN, 0, mmUVD_LMI_CTRL), tmp, 0, indirect); in vcn_v2_5_start_dpg_mode()
1007 tmp = RREG32_SOC15(VCN, i, mmUVD_LMI_CTRL); in vcn_v2_5_start()
1009 WREG32_SOC15(VCN, i, mmUVD_LMI_CTRL, tmp | 0x8| in vcn_v2_5_start()
H A Dvcn_v3_0.c984 VCN, inst_idx, mmUVD_LMI_CTRL), tmp, 0, indirect); in vcn_v3_0_start_dpg_mode()
1141 tmp = RREG32_SOC15(VCN, i, mmUVD_LMI_CTRL); in vcn_v3_0_start()
1142 WREG32_SOC15(VCN, i, mmUVD_LMI_CTRL, tmp | in vcn_v3_0_start()
H A Duvd_v7_0.c888 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_CTRL), in uvd_v7_0_sriov_start()
1003 WREG32_SOC15(UVD, k, mmUVD_LMI_CTRL, in uvd_v7_0_start()
H A Duvd_v6_0.c761 WREG32(mmUVD_LMI_CTRL, in uvd_v6_0_start()