Home
last modified time | relevance | path

Searched refs:mmDCORE0_EDMA0_CORE_CTX_WR_COMP_ADDR_HI (Results 1 – 3 of 3) sorted by relevance

/openbmc/linux/drivers/accel/habanalabs/include/gaudi2/asic_reg/
H A Ddcore0_edma0_core_ctx_regs.h69 #define mmDCORE0_EDMA0_CORE_CTX_WR_COMP_ADDR_HI 0x41CB8BC macro
/openbmc/linux/drivers/accel/habanalabs/gaudi2/
H A Dgaudi2_security.c448 mmDCORE0_EDMA0_CORE_CTX_WR_COMP_ADDR_HI,
H A Dgaudi2.c10013 WREG32(mmDCORE0_EDMA0_CORE_CTX_WR_COMP_ADDR_HI + edma_offset, in gaudi2_memset_device_memory()
10066 WREG32(mmDCORE0_EDMA0_CORE_CTX_WR_COMP_ADDR_HI + edma_offset, 0); in gaudi2_memset_device_memory()