Searched refs:cntval_bits (Results 1 – 9 of 9) sorted by relevance
225 .cntval_bits = 32,
307 .cntval_bits = 40,
1062 if (!overflow && (val & (1ULL << (x86_pmu.cntval_bits - 1)))) in p4_pmu_handle_irq()1358 .cntval_bits = ARCH_P4_CNTRVAL_BITS,
1984 int shift = 64 - x86_pmu.cntval_bits; in intel_pmu_save_and_restart_reload()
5986 x86_pmu.cntval_bits = eax.split.bit_width; in intel_pmu_init()
120 int shift = 64 - x86_pmu.cntval_bits; in x86_perf_event_update()1694 if (val & (1ULL << (x86_pmu.cntval_bits - 1))) in x86_pmu_handle_irq()2047 pr_info("... bit width: %d\n", x86_pmu.cntval_bits); in x86_pmu_show_pmu_cap()2722 userpg->pmc_width = x86_pmu.cntval_bits; in arch_perf_update_userpage()3054 cap->bit_width_gp = x86_pmu.cntval_bits; in perf_get_x86_pmu_capability()3055 cap->bit_width_fixed = x86_pmu.cntval_bits; in perf_get_x86_pmu_capability()
766 int cntval_bits; member
667 return !(counter & BIT_ULL(x86_pmu.cntval_bits - 1)); in amd_pmu_test_overflow_topbit()1273 .cntval_bits = 48,
534 x86_pmu.cntval_bits = eax.split.bit_width; in zhaoxin_pmu_init()