Searched refs:WL_PHY_REG (Results 1 – 4 of 4) sorted by relevance
/openbmc/u-boot/drivers/ddr/marvell/a38x/ |
H A D | ddr3_training_leveling.c | 970 DDR_PHY_DATA, WL_PHY_REG(0), reg_data); in ddr3_tip_dynamic_write_leveling() 1086 WL_PHY_REG(effective_cs), in ddr3_tip_dynamic_write_leveling() 1301 DDR_PHY_DATA, WL_PHY_REG(effective_cs), &data)); in ddr3_tip_wl_supp_align_phase_shift() 1313 WL_PHY_REG(effective_cs), write_data); in ddr3_tip_wl_supp_align_phase_shift() 1325 WL_PHY_REG(effective_cs), write_data); in ddr3_tip_wl_supp_align_phase_shift() 1337 WL_PHY_REG(effective_cs), write_data); in ddr3_tip_wl_supp_align_phase_shift() 1349 WL_PHY_REG(effective_cs), write_data); in ddr3_tip_wl_supp_align_phase_shift() 1358 WL_PHY_REG(effective_cs), data); in ddr3_tip_wl_supp_align_phase_shift()
|
H A D | mv_ddr_regs.h | 389 #define WL_PHY_REG(cs) (WL_PHY_BASE + (cs) * 0x4) macro
|
H A D | ddr3_debug.c | 579 WL_PHY_REG(csindex), in ddr3_tip_print_stability_log() 1116 reg = (direction == 0) ? WL_PHY_REG(cs) : RL_PHY_REG(cs); in ddr3_tip_run_leveling_sweep_test()
|
H A D | ddr3_training.c | 1889 WL_PHY_REG(effective_cs), in ddr3_tip_ddr3_reset_phy_regs()
|