Searched refs:TCG_REG_TMP1 (Results 1 – 6 of 6) sorted by relevance
/openbmc/qemu/tcg/riscv/ |
H A D | tcg-target.c.inc | 717 TCGReg th = TCG_REG_TMP1; 970 tcg_out_movi(s, TCG_TYPE_REG, TCG_REG_TMP1, val2); 971 val2 = TCG_REG_TMP1; 979 tcg_out_movi(s, TCG_TYPE_REG, TCG_REG_TMP1, val1); 980 val1 = TCG_REG_TMP1; 998 tcg_out_opc_imm(s, OPC_ADDI, TCG_REG_TMP1, val2, -val1); 1006 tcg_out_opc_reg(s, OPC_OR, ret, TCG_REG_TMP0, TCG_REG_TMP1); 1051 tmp = (ret == cmp1 || ret == cmp2 ? TCG_REG_TMP1 : ret); 1175 .ntmp = 3, .tmp = { TCG_REG_TMP0, TCG_REG_TMP1, TCG_REG_TMP2 } 1275 tcg_out_opc_reg(s, OPC_AND, TCG_REG_TMP1, TCG_REG_TMP1, addr_adj); [all …]
|
H A D | tcg-target.h | 72 TCG_REG_TMP1 = TCG_REG_T5, enumerator
|
/openbmc/qemu/tcg/ppc/ |
H A D | tcg-target.c.inc | 76 # define TCG_REG_TMP1 TCG_REG_R2 1350 tcg_out32(s, ADDI | TAI(TCG_REG_TMP1, TCG_REG_TMP1, 0)); 1353 tcg_out32(s, ADDI | TAI(TCG_REG_TMP1, TCG_REG_TMP1, 0)); 1514 TCGReg rs = TCG_REG_TMP1; 2362 arg = TCG_REG_TMP1; 2492 tcg_out32(s, AND | SAB(TCG_REG_TMP1, TCG_REG_TMP1, TCG_REG_R0)); 2513 tcg_out32(s, ADD | TAB(TCG_REG_TMP1, TCG_REG_TMP1, TCG_REG_TMP2)); 2523 tcg_out_ld(s, TCG_TYPE_PTR, TCG_REG_TMP1, TCG_REG_TMP1, 2579 tcg_out_ld(s, TCG_TYPE_PTR, TCG_REG_TMP1, TCG_REG_TMP1, 2914 tcg_out_ld(s, TCG_TYPE_PTR, TCG_REG_TMP1, TCG_REG_TMP1, lo); [all …]
|
/openbmc/qemu/tcg/loongarch64/ |
H A D | tcg-target.h | 85 TCG_REG_TMP1 = TCG_REG_T7, enumerator
|
H A D | tcg-target.c.inc | 705 tcg_out_opc_maskeqz(s, TCG_REG_TMP1, v1, t); /* t ? v1 : 0 */ 706 tcg_out_opc_or(s, ret, TCG_REG_TMP1, TCG_REG_TMP2); 1009 tcg_out_ld(s, TCG_TYPE_PTR, TCG_REG_TMP1, TCG_AREG0, table_ofs); 1014 tcg_out_opc_add_d(s, TCG_REG_TMP2, TCG_REG_TMP2, TCG_REG_TMP1); 1033 tcg_out_addi(s, addr_type, TCG_REG_TMP1, addr_reg, s_mask - a_mask); 1035 tcg_out_mov(s, addr_type, TCG_REG_TMP1, addr_reg); 1037 tcg_out_opc_bstrins_d(s, TCG_REG_TMP1, TCG_REG_ZERO, 1042 tcg_out_opc_bne(s, TCG_REG_TMP0, TCG_REG_TMP1, 0); 1059 tcg_out_opc_bstrpick_d(s, TCG_REG_TMP1, addr_reg, 0, a_bits - 1); 1062 tcg_out_opc_bne(s, TCG_REG_TMP1, TCG_REG_ZERO, 0); [all …]
|
/openbmc/qemu/tcg/aarch64/ |
H A D | tcg-target.c.inc | 76 #define TCG_REG_TMP1 TCG_REG_X17 1775 tcg_out_insn(s, 3314, LDP, TCG_REG_TMP0, TCG_REG_TMP1, TCG_AREG0, 1784 tcg_out_insn(s, 3502, ADD, 1, TCG_REG_TMP1, TCG_REG_TMP1, TCG_REG_TMP0); 1788 tcg_out_ld(s, addr_type, TCG_REG_TMP0, TCG_REG_TMP1, 1791 tcg_out_ld(s, TCG_TYPE_PTR, TCG_REG_TMP1, TCG_REG_TMP1, 1820 h->base = TCG_REG_TMP1; 2006 tcg_debug_assert(base != TCG_REG_TMP0 && base != TCG_REG_TMP1); 2008 lh = TCG_REG_TMP1; 3187 tcg_regset_set_reg(s->reserved_regs, TCG_REG_TMP1);
|