Home
last modified time | relevance | path

Searched refs:IMX8ULP_CLK_SPLL3_PFD3_DIV2 (Results 1 – 3 of 3) sorted by relevance

/openbmc/linux/arch/arm64/boot/dts/freescale/
H A Dimx8ulp.dtsi365 assigned-clock-parents = <&cgc1 IMX8ULP_CLK_SPLL3_PFD3_DIV2>;
446 assigned-clocks = <&cgc1 IMX8ULP_CLK_SPLL3_PFD3_DIV2>,
448 assigned-clock-parents = <0>, <&cgc1 IMX8ULP_CLK_SPLL3_PFD3_DIV2>;
465 assigned-clocks = <&cgc1 IMX8ULP_CLK_SPLL3_PFD3_DIV2>,
467 assigned-clock-parents = <0>, <&cgc1 IMX8ULP_CLK_SPLL3_PFD3_DIV2>;
/openbmc/linux/include/dt-bindings/clock/
H A Dimx8ulp-clock.h29 #define IMX8ULP_CLK_SPLL3_PFD3_DIV2 22 macro
/openbmc/linux/drivers/clk/imx/
H A Dclk-imx8ulp.c194 …clks[IMX8ULP_CLK_SPLL3_PFD3_DIV2] = imx_clk_hw_divider("spll3_pfd3_div2", "spll3_pfd3_div2_gate", … in imx8ulp_clk_cgc1_init()