Home
last modified time | relevance | path

Searched refs:IMX6UL_CLK_PLL4_AUDIO_DIV (Results 1 – 10 of 10) sorted by relevance

/openbmc/linux/arch/arm/boot/dts/nxp/imx/
H A Dimx6ul-phytec-segin.dtsi97 assigned-clocks = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
154 assigned-clock-parents = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
H A Dimx6ul-ccimx6ulsbcpro.dts194 <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>,
197 assigned-clock-parents = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
H A Dimx6ul-14x14-evk.dtsi123 assigned-clocks = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
307 assigned-clock-parents = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
H A Dmba6ulx.dtsi164 assigned-clocks = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
320 assigned-clock-parents = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
H A Dimx6ul-pico.dtsi101 assigned-clocks = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
/openbmc/u-boot/include/dt-bindings/clock/
H A Dimx6ul-clock.h63 #define IMX6UL_CLK_PLL4_AUDIO_DIV 50 macro
/openbmc/linux/include/dt-bindings/clock/
H A Dimx6ul-clock.h59 #define IMX6UL_CLK_PLL4_AUDIO_DIV 50 macro
/openbmc/u-boot/arch/arm/dts/
H A Dimx6ul-pico.dtsi90 assigned-clocks = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
H A Dimx6ull-14x14-evk.dts101 assigned-clocks = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
/openbmc/linux/drivers/clk/imx/
H A Dclk-imx6ul.c234 hws[IMX6UL_CLK_PLL4_AUDIO_DIV] = clk_hw_register_divider(NULL, "pll4_audio_div", "pll4_post_div", in imx6ul_clocks_init()