Home
last modified time | relevance | path

Searched refs:ICPU_MEMCTRL_CFG_DDR_512MBYTE_PLUS (Results 1 – 6 of 6) sorted by relevance

/openbmc/u-boot/arch/mips/mach-mscc/include/mach/luton/
H A Dluton_icpu_cfg.h76 #define ICPU_MEMCTRL_CFG_DDR_512MBYTE_PLUS BIT(16) macro
/openbmc/u-boot/arch/mips/mach-mscc/include/mach/ocelot/
H A Docelot_icpu_cfg.h87 #define ICPU_MEMCTRL_CFG_DDR_512MBYTE_PLUS BIT(16) macro
/openbmc/u-boot/arch/mips/mach-mscc/include/mach/serval/
H A Dserval_icpu_cfg.h85 #define ICPU_MEMCTRL_CFG_DDR_512MBYTE_PLUS BIT(16) macro
/openbmc/u-boot/arch/mips/mach-mscc/include/mach/jr2/
H A Djr2_icpu_cfg.h92 #define ICPU_MEMCTRL_CFG_DDR_512MBYTE_PLUS BIT(16) macro
/openbmc/u-boot/arch/mips/mach-mscc/include/mach/servalt/
H A Dservalt_icpu_cfg.h90 #define ICPU_MEMCTRL_CFG_DDR_512MBYTE_PLUS BIT(16) macro
/openbmc/u-boot/arch/mips/mach-mscc/include/mach/
H A Dddr.h234 ICPU_MEMCTRL_CFG_DDR_512MBYTE_PLUS : 0) | \