Home
last modified time | relevance | path

Searched refs:CONTEXT1_IDENTITY_ACCESS_MODE (Results 1 – 24 of 24) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/amdgpu/
H A Dgfxhub_v1_0.c186 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gfxhub_v1_0_init_cache_regs()
H A Dgfxhub_v2_0.c223 tmp = REG_SET_FIELD(tmp, GCVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gfxhub_v2_0_init_cache_regs()
H A Dgfxhub_v3_0_3.c230 tmp = REG_SET_FIELD(tmp, GCVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gfxhub_v3_0_3_init_cache_regs()
H A Dgfxhub_v3_0.c225 tmp = REG_SET_FIELD(tmp, GCVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gfxhub_v3_0_init_cache_regs()
H A Dmmhub_v3_0_2.c243 tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v3_0_2_init_cache_regs()
H A Dmmhub_v3_0_1.c244 tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v3_0_1_init_cache_regs()
H A Dmmhub_v2_3.c218 tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v2_3_init_cache_regs()
H A Dmmhub_v3_0.c251 tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v3_0_init_cache_regs()
H A Dmmhub_v2_0.c294 tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v2_0_init_cache_regs()
H A Dmmhub_v1_0.c172 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v1_0_init_cache_regs()
H A Dgfxhub_v1_2.c235 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gfxhub_v1_2_xcc_init_cache_regs()
H A Dmmhub_v1_8.c237 CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v1_8_init_cache_regs()
H A Dgfxhub_v2_1.c226 tmp = REG_SET_FIELD(tmp, GCVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gfxhub_v2_1_init_cache_regs()
H A Dgmc_v7_0.c633 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gmc_v7_0_gart_enable()
H A Dmmhub_v1_7.c190 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v1_7_init_cache_regs()
H A Dsid.h378 #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19) macro
H A Dgmc_v8_0.c848 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gmc_v8_0_gart_enable()
H A Dmmhub_v9_4.c218 CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v9_4_init_cache_regs()
/openbmc/linux/drivers/gpu/drm/radeon/
H A Dni.c1286 CONTEXT1_IDENTITY_ACCESS_MODE(1)); in cayman_pcie_gart_enable()
1365 CONTEXT1_IDENTITY_ACCESS_MODE(1)); in cayman_pcie_gart_disable()
H A Dnid.h110 #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 18) macro
H A Dsid.h377 #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19) macro
H A Dcikd.h495 #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19) macro
H A Dsi.c4309 CONTEXT1_IDENTITY_ACCESS_MODE(1)); in si_pcie_gart_enable()
4395 CONTEXT1_IDENTITY_ACCESS_MODE(1)); in si_pcie_gart_disable()
H A Dcik.c5444 CONTEXT1_IDENTITY_ACCESS_MODE(1)); in cik_pcie_gart_enable()
5561 CONTEXT1_IDENTITY_ACCESS_MODE(1)); in cik_pcie_gart_disable()