Home
last modified time | relevance | path

Searched refs:CLK_TOP_APLL12_DIV7 (Results 1 – 5 of 5) sorted by relevance

/openbmc/linux/sound/soc/mediatek/mt8192/
H A Dmt8192-afe-clk.h214 CLK_TOP_APLL12_DIV7, enumerator
H A Dmt8192-afe-clk.c57 [CLK_TOP_APLL12_DIV7] = "top_apll12_div7",
523 .div_clk_id = CLK_TOP_APLL12_DIV7,
/openbmc/linux/include/dt-bindings/clock/
H A Dmt8192-clk.h162 #define CLK_TOP_APLL12_DIV7 150 macro
/openbmc/linux/drivers/clk/mediatek/
H A Dclk-mt8192.c708 DIV_GATE(CLK_TOP_APLL12_DIV7, "apll12_div7", "apll_i2s7_m_sel", 0x320, 8, 0x338, 8, 0),
/openbmc/linux/arch/arm64/boot/dts/mediatek/
H A Dmt8192.dtsi1003 <&topckgen CLK_TOP_APLL12_DIV7>,