Home
last modified time | relevance | path

Searched refs:CLK_SCLK_UART2 (Results 1 – 24 of 24) sorted by relevance

/openbmc/linux/include/dt-bindings/clock/
H A Dexynos5410.h24 #define CLK_SCLK_UART2 130 macro
H A Dexynos5250.h45 #define CLK_SCLK_UART2 148 macro
H A Dexynos7-clk.h39 #define CLK_SCLK_UART2 5 macro
H A Dexynos5420.h31 #define CLK_SCLK_UART2 130 macro
H A Dexynos4.h66 #define CLK_SCLK_UART2 153 macro
H A Dexynos3250.h256 #define CLK_SCLK_UART2 248 macro
H A Dexynos5433.h429 #define CLK_SCLK_UART2 34 macro
/openbmc/u-boot/include/dt-bindings/clock/
H A Dexynos7420-clk.h42 #define CLK_SCLK_UART2 5 macro
/openbmc/u-boot/arch/arm/dts/
H A Dexynos7420.dtsi52 <&clock_top0 CLK_SCLK_UART2>,
/openbmc/u-boot/drivers/clk/exynos/
H A Dclk-exynos7420.c128 case CLK_SCLK_UART2: in exynos7420_top0_get_rate()
/openbmc/linux/drivers/clk/samsung/
H A Dclk-exynos5410.c219 GATE(CLK_SCLK_UART2, "sclk_uart2", "div_uart2",
H A Dclk-exynos5250.c498 GATE(CLK_SCLK_UART2, "sclk_uart2", "div_uart2",
H A Dclk-exynos3250.c568 GATE(CLK_SCLK_UART2, "sclk_uart2", "div_uart2",
H A Dclk-exynos7.c361 GATE(CLK_SCLK_UART2, "sclk_uart2", "dout_sclk_uart2",
H A Dclk-exynos4.c785 GATE(CLK_SCLK_UART2, "uclk2", "div_uart2", SRC_MASK_PERIL0, 8,
H A Dclk-exynos5420.c986 GATE(CLK_SCLK_UART2, "sclk_uart2", "dout_uart2",
H A Dclk-exynos5433.c1740 GATE(CLK_SCLK_UART2, "sclk_uart2", "sclk_uart2_peric",
/openbmc/linux/arch/arm/boot/dts/samsung/
H A Dexynos5410.dtsi354 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
H A Dexynos3250.dtsi705 clocks = <&cmu CLK_UART2>, <&cmu CLK_SCLK_UART2>;
H A Dexynos4.dtsi474 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
H A Dexynos5250.dtsi1201 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
H A Dexynos5420.dtsi1324 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
/openbmc/linux/arch/arm64/boot/dts/exynos/
H A Dexynos7.dtsi223 <&clock_top0 CLK_SCLK_UART2>,
H A Dexynos5433.dtsi1446 <&cmu_peric CLK_SCLK_UART2>;