/openbmc/linux/include/dt-bindings/clock/ |
H A D | exynos5410.h | 24 #define CLK_SCLK_UART2 130 macro
|
H A D | exynos5250.h | 45 #define CLK_SCLK_UART2 148 macro
|
H A D | exynos7-clk.h | 39 #define CLK_SCLK_UART2 5 macro
|
H A D | exynos5420.h | 31 #define CLK_SCLK_UART2 130 macro
|
H A D | exynos4.h | 66 #define CLK_SCLK_UART2 153 macro
|
H A D | exynos3250.h | 256 #define CLK_SCLK_UART2 248 macro
|
H A D | exynos5433.h | 429 #define CLK_SCLK_UART2 34 macro
|
/openbmc/u-boot/include/dt-bindings/clock/ |
H A D | exynos7420-clk.h | 42 #define CLK_SCLK_UART2 5 macro
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | exynos7420.dtsi | 52 <&clock_top0 CLK_SCLK_UART2>,
|
/openbmc/u-boot/drivers/clk/exynos/ |
H A D | clk-exynos7420.c | 128 case CLK_SCLK_UART2: in exynos7420_top0_get_rate()
|
/openbmc/linux/drivers/clk/samsung/ |
H A D | clk-exynos5410.c | 219 GATE(CLK_SCLK_UART2, "sclk_uart2", "div_uart2",
|
H A D | clk-exynos5250.c | 498 GATE(CLK_SCLK_UART2, "sclk_uart2", "div_uart2",
|
H A D | clk-exynos3250.c | 568 GATE(CLK_SCLK_UART2, "sclk_uart2", "div_uart2",
|
H A D | clk-exynos7.c | 361 GATE(CLK_SCLK_UART2, "sclk_uart2", "dout_sclk_uart2",
|
H A D | clk-exynos4.c | 785 GATE(CLK_SCLK_UART2, "uclk2", "div_uart2", SRC_MASK_PERIL0, 8,
|
H A D | clk-exynos5420.c | 986 GATE(CLK_SCLK_UART2, "sclk_uart2", "dout_uart2",
|
H A D | clk-exynos5433.c | 1740 GATE(CLK_SCLK_UART2, "sclk_uart2", "sclk_uart2_peric",
|
/openbmc/linux/arch/arm/boot/dts/samsung/ |
H A D | exynos5410.dtsi | 354 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
|
H A D | exynos3250.dtsi | 705 clocks = <&cmu CLK_UART2>, <&cmu CLK_SCLK_UART2>;
|
H A D | exynos4.dtsi | 474 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
|
H A D | exynos5250.dtsi | 1201 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
|
H A D | exynos5420.dtsi | 1324 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
|
/openbmc/linux/arch/arm64/boot/dts/exynos/ |
H A D | exynos7.dtsi | 223 <&clock_top0 CLK_SCLK_UART2>,
|
H A D | exynos5433.dtsi | 1446 <&cmu_peric CLK_SCLK_UART2>;
|