Searched refs:CLK_IFR_PWM_HCLK (Results 1 – 5 of 5) sorted by relevance
/openbmc/linux/include/dt-bindings/clock/ |
H A D | mt6765-clk.h | 171 #define CLK_IFR_PWM_HCLK 7 macro
|
H A D | mediatek,mt8365-clk.h | 160 #define CLK_IFR_PWM_HCLK 7 macro
|
/openbmc/linux/drivers/clk/mediatek/ |
H A D | clk-mt8365.c | 683 GATE_IFR2(CLK_IFR_PWM_HCLK, "ifr_pwm_hclk", "axi_sel", 15),
|
H A D | clk-mt6765.c | 569 GATE_IFR2(CLK_IFR_PWM_HCLK, "ifr_pwm_hclk", "axi_ck", 15),
|
/openbmc/linux/arch/arm64/boot/dts/mediatek/ |
H A D | mt8365.dtsi | 431 clocks = <&infracfg CLK_IFR_PWM_HCLK>,
|