Searched refs:CG_SPLL_FUNC_CNTL_2 (Results 1 – 22 of 22) sorted by relevance
/openbmc/linux/drivers/gpu/drm/radeon/ |
H A D | rv740d.h | 34 #define CG_SPLL_FUNC_CNTL_2 0x604 macro
|
H A D | rv730d.h | 37 #define CG_SPLL_FUNC_CNTL_2 0x604 macro
|
H A D | rv770.c | 1142 tmp = RREG32(CG_SPLL_FUNC_CNTL_2); in rv770_set_clk_bypass_mode() 1145 WREG32(CG_SPLL_FUNC_CNTL_2, tmp); in rv770_set_clk_bypass_mode() 1154 WREG32(CG_SPLL_FUNC_CNTL_2, tmp); in rv770_set_clk_bypass_mode()
|
H A D | rv740_dpm.c | 294 RREG32(CG_SPLL_FUNC_CNTL_2); in rv740_read_clock_registers()
|
H A D | rv730_dpm.c | 202 RREG32(CG_SPLL_FUNC_CNTL_2); in rv730_read_clock_registers()
|
H A D | rv770d.h | 100 #define CG_SPLL_FUNC_CNTL_2 0x604 macro
|
H A D | nid.h | 547 #define CG_SPLL_FUNC_CNTL_2 0x604 macro
|
H A D | sid.h | 94 #define CG_SPLL_FUNC_CNTL_2 0x604 macro
|
H A D | cikd.h | 257 #define CG_SPLL_FUNC_CNTL_2 0xC0500144 macro
|
H A D | si.c | 3994 tmp = RREG32(CG_SPLL_FUNC_CNTL_2); in si_set_clk_bypass_mode() 3996 WREG32(CG_SPLL_FUNC_CNTL_2, tmp); in si_set_clk_bypass_mode() 4004 tmp = RREG32(CG_SPLL_FUNC_CNTL_2); in si_set_clk_bypass_mode() 4006 WREG32(CG_SPLL_FUNC_CNTL_2, tmp); in si_set_clk_bypass_mode()
|
H A D | evergreend.h | 82 #define CG_SPLL_FUNC_CNTL_2 0x604 macro
|
H A D | rv770_dpm.c | 1525 RREG32(CG_SPLL_FUNC_CNTL_2); in rv770_read_clock_registers()
|
H A D | ni_dpm.c | 1184 ni_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2); in ni_read_clock_registers()
|
H A D | si_dpm.c | 3553 si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2); in si_read_clock_registers()
|
H A D | ci_dpm.c | 1840 RREG32_SMC(CG_SPLL_FUNC_CNTL_2); in ci_read_clock_registers()
|
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | si.c | 1338 tmp = RREG32(CG_SPLL_FUNC_CNTL_2); in si_set_clk_bypass_mode() 1340 WREG32(CG_SPLL_FUNC_CNTL_2, tmp); in si_set_clk_bypass_mode() 1348 tmp = RREG32(CG_SPLL_FUNC_CNTL_2); in si_set_clk_bypass_mode() 1350 WREG32(CG_SPLL_FUNC_CNTL_2, tmp); in si_set_clk_bypass_mode()
|
H A D | sid.h | 95 #define CG_SPLL_FUNC_CNTL_2 0x181 macro
|
/openbmc/linux/drivers/gpu/drm/amd/pm/powerplay/smumgr/ |
H A D | fiji_smumgr.c | 1347 spll_func_cntl_2 = PHM_SET_FIELD(spll_func_cntl_2, CG_SPLL_FUNC_CNTL_2, in fiji_populate_smc_acpi_level()
|
H A D | iceland_smumgr.c | 1466 CG_SPLL_FUNC_CNTL_2, SCLK_MUX_SEL, 4); in iceland_populate_smc_acpi_level()
|
H A D | tonga_smumgr.c | 1214 spll_func_cntl_2 = PHM_SET_FIELD(spll_func_cntl_2, CG_SPLL_FUNC_CNTL_2, in tonga_populate_smc_acpi_level()
|
H A D | ci_smumgr.c | 1420 CG_SPLL_FUNC_CNTL_2, SCLK_MUX_SEL, 4); in ci_populate_smc_acpi_level()
|
/openbmc/linux/drivers/gpu/drm/amd/pm/legacy-dpm/ |
H A D | si_dpm.c | 4027 si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2); in si_read_clock_registers()
|