xref: /openbmc/linux/drivers/gpu/drm/radeon/rv730_dpm.c (revision 586831d6)
166229b20SAlex Deucher /*
266229b20SAlex Deucher  * Copyright 2011 Advanced Micro Devices, Inc.
366229b20SAlex Deucher  *
466229b20SAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
566229b20SAlex Deucher  * copy of this software and associated documentation files (the "Software"),
666229b20SAlex Deucher  * to deal in the Software without restriction, including without limitation
766229b20SAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
866229b20SAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
966229b20SAlex Deucher  * Software is furnished to do so, subject to the following conditions:
1066229b20SAlex Deucher  *
1166229b20SAlex Deucher  * The above copyright notice and this permission notice shall be included in
1266229b20SAlex Deucher  * all copies or substantial portions of the Software.
1366229b20SAlex Deucher  *
1466229b20SAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1566229b20SAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1666229b20SAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1766229b20SAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1866229b20SAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1966229b20SAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2066229b20SAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
2166229b20SAlex Deucher  *
2266229b20SAlex Deucher  * Authors: Alex Deucher
2366229b20SAlex Deucher  */
2466229b20SAlex Deucher 
2566229b20SAlex Deucher #include "radeon.h"
2666229b20SAlex Deucher #include "rv730d.h"
2766229b20SAlex Deucher #include "r600_dpm.h"
28*586831d6SLee Jones #include "rv770.h"
2966229b20SAlex Deucher #include "rv770_dpm.h"
3066229b20SAlex Deucher #include "atom.h"
3166229b20SAlex Deucher 
3266229b20SAlex Deucher #define MC_CG_ARB_FREQ_F0           0x0a
3366229b20SAlex Deucher #define MC_CG_ARB_FREQ_F1           0x0b
3466229b20SAlex Deucher #define MC_CG_ARB_FREQ_F2           0x0c
3566229b20SAlex Deucher #define MC_CG_ARB_FREQ_F3           0x0d
3666229b20SAlex Deucher 
rv730_populate_sclk_value(struct radeon_device * rdev,u32 engine_clock,RV770_SMC_SCLK_VALUE * sclk)3766229b20SAlex Deucher int rv730_populate_sclk_value(struct radeon_device *rdev,
3866229b20SAlex Deucher 			      u32 engine_clock,
3966229b20SAlex Deucher 			      RV770_SMC_SCLK_VALUE *sclk)
4066229b20SAlex Deucher {
4166229b20SAlex Deucher 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4266229b20SAlex Deucher 	struct atom_clock_dividers dividers;
4366229b20SAlex Deucher 	u32 spll_func_cntl = pi->clk_regs.rv730.cg_spll_func_cntl;
4466229b20SAlex Deucher 	u32 spll_func_cntl_2 = pi->clk_regs.rv730.cg_spll_func_cntl_2;
4566229b20SAlex Deucher 	u32 spll_func_cntl_3 = pi->clk_regs.rv730.cg_spll_func_cntl_3;
4666229b20SAlex Deucher 	u32 cg_spll_spread_spectrum = pi->clk_regs.rv730.cg_spll_spread_spectrum;
4766229b20SAlex Deucher 	u32 cg_spll_spread_spectrum_2 = pi->clk_regs.rv730.cg_spll_spread_spectrum_2;
4866229b20SAlex Deucher 	u64 tmp;
4966229b20SAlex Deucher 	u32 reference_clock = rdev->clock.spll.reference_freq;
5066229b20SAlex Deucher 	u32 reference_divider, post_divider;
5166229b20SAlex Deucher 	u32 fbdiv;
5266229b20SAlex Deucher 	int ret;
5366229b20SAlex Deucher 
5466229b20SAlex Deucher 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
5566229b20SAlex Deucher 					     engine_clock, false, &dividers);
5666229b20SAlex Deucher 	if (ret)
5766229b20SAlex Deucher 		return ret;
5866229b20SAlex Deucher 
5966229b20SAlex Deucher 	reference_divider = 1 + dividers.ref_div;
6066229b20SAlex Deucher 
6166229b20SAlex Deucher 	if (dividers.enable_post_div)
6266229b20SAlex Deucher 		post_divider = ((dividers.post_div >> 4) & 0xf) +
6366229b20SAlex Deucher 			(dividers.post_div & 0xf) + 2;
6466229b20SAlex Deucher 	else
6566229b20SAlex Deucher 		post_divider = 1;
6666229b20SAlex Deucher 
6766229b20SAlex Deucher 	tmp = (u64) engine_clock * reference_divider * post_divider * 16384;
6866229b20SAlex Deucher 	do_div(tmp, reference_clock);
6966229b20SAlex Deucher 	fbdiv = (u32) tmp;
7066229b20SAlex Deucher 
7166229b20SAlex Deucher 	/* set up registers */
7266229b20SAlex Deucher 	if (dividers.enable_post_div)
7366229b20SAlex Deucher 		spll_func_cntl |= SPLL_DIVEN;
7466229b20SAlex Deucher 	else
7566229b20SAlex Deucher 		spll_func_cntl &= ~SPLL_DIVEN;
7666229b20SAlex Deucher 	spll_func_cntl &= ~(SPLL_HILEN_MASK | SPLL_LOLEN_MASK | SPLL_REF_DIV_MASK);
7766229b20SAlex Deucher 	spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
7866229b20SAlex Deucher 	spll_func_cntl |= SPLL_HILEN((dividers.post_div >> 4) & 0xf);
7966229b20SAlex Deucher 	spll_func_cntl |= SPLL_LOLEN(dividers.post_div & 0xf);
8066229b20SAlex Deucher 
8166229b20SAlex Deucher 	spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
8266229b20SAlex Deucher 	spll_func_cntl_2 |= SCLK_MUX_SEL(2);
8366229b20SAlex Deucher 
8466229b20SAlex Deucher 	spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
8566229b20SAlex Deucher 	spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
8666229b20SAlex Deucher 	spll_func_cntl_3 |= SPLL_DITHEN;
8766229b20SAlex Deucher 
8866229b20SAlex Deucher 	if (pi->sclk_ss) {
8966229b20SAlex Deucher 		struct radeon_atom_ss ss;
9066229b20SAlex Deucher 		u32 vco_freq = engine_clock * post_divider;
9166229b20SAlex Deucher 
9266229b20SAlex Deucher 		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
9366229b20SAlex Deucher 						     ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
9466229b20SAlex Deucher 			u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
9566229b20SAlex Deucher 			u32 clk_v = ss.percentage * fbdiv / (clk_s * 10000);
9666229b20SAlex Deucher 
9766229b20SAlex Deucher 			cg_spll_spread_spectrum &= ~CLK_S_MASK;
9866229b20SAlex Deucher 			cg_spll_spread_spectrum |= CLK_S(clk_s);
9966229b20SAlex Deucher 			cg_spll_spread_spectrum |= SSEN;
10066229b20SAlex Deucher 
10166229b20SAlex Deucher 			cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
10266229b20SAlex Deucher 			cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
10366229b20SAlex Deucher 		}
10466229b20SAlex Deucher 	}
10566229b20SAlex Deucher 
10666229b20SAlex Deucher 	sclk->sclk_value = cpu_to_be32(engine_clock);
10766229b20SAlex Deucher 	sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
10866229b20SAlex Deucher 	sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
10966229b20SAlex Deucher 	sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
11066229b20SAlex Deucher 	sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(cg_spll_spread_spectrum);
11166229b20SAlex Deucher 	sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(cg_spll_spread_spectrum_2);
11266229b20SAlex Deucher 
11366229b20SAlex Deucher 	return 0;
11466229b20SAlex Deucher }
11566229b20SAlex Deucher 
rv730_populate_mclk_value(struct radeon_device * rdev,u32 engine_clock,u32 memory_clock,LPRV7XX_SMC_MCLK_VALUE mclk)11666229b20SAlex Deucher int rv730_populate_mclk_value(struct radeon_device *rdev,
11766229b20SAlex Deucher 			      u32 engine_clock, u32 memory_clock,
11866229b20SAlex Deucher 			      LPRV7XX_SMC_MCLK_VALUE mclk)
11966229b20SAlex Deucher {
12066229b20SAlex Deucher 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
12166229b20SAlex Deucher 	u32 mclk_pwrmgt_cntl = pi->clk_regs.rv730.mclk_pwrmgt_cntl;
12266229b20SAlex Deucher 	u32 dll_cntl = pi->clk_regs.rv730.dll_cntl;
12366229b20SAlex Deucher 	u32 mpll_func_cntl = pi->clk_regs.rv730.mpll_func_cntl;
12466229b20SAlex Deucher 	u32 mpll_func_cntl_2 = pi->clk_regs.rv730.mpll_func_cntl2;
12566229b20SAlex Deucher 	u32 mpll_func_cntl_3 = pi->clk_regs.rv730.mpll_func_cntl3;
12666229b20SAlex Deucher 	u32 mpll_ss = pi->clk_regs.rv730.mpll_ss;
12766229b20SAlex Deucher 	u32 mpll_ss2 = pi->clk_regs.rv730.mpll_ss2;
12866229b20SAlex Deucher 	struct atom_clock_dividers dividers;
12966229b20SAlex Deucher 	u32 post_divider, reference_divider;
13066229b20SAlex Deucher 	int ret;
13166229b20SAlex Deucher 
13266229b20SAlex Deucher 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
13366229b20SAlex Deucher 					     memory_clock, false, &dividers);
13466229b20SAlex Deucher 	if (ret)
13566229b20SAlex Deucher 		return ret;
13666229b20SAlex Deucher 
13766229b20SAlex Deucher 	reference_divider = dividers.ref_div + 1;
13866229b20SAlex Deucher 
13966229b20SAlex Deucher 	if (dividers.enable_post_div)
14066229b20SAlex Deucher 		post_divider = ((dividers.post_div >> 4) & 0xf) +
14166229b20SAlex Deucher 			(dividers.post_div & 0xf) + 2;
14266229b20SAlex Deucher 	else
14366229b20SAlex Deucher 		post_divider = 1;
14466229b20SAlex Deucher 
14566229b20SAlex Deucher 	/* setup the registers */
14666229b20SAlex Deucher 	if (dividers.enable_post_div)
14766229b20SAlex Deucher 		mpll_func_cntl |= MPLL_DIVEN;
14866229b20SAlex Deucher 	else
14966229b20SAlex Deucher 		mpll_func_cntl &= ~MPLL_DIVEN;
15066229b20SAlex Deucher 
15166229b20SAlex Deucher 	mpll_func_cntl &= ~(MPLL_REF_DIV_MASK | MPLL_HILEN_MASK | MPLL_LOLEN_MASK);
15266229b20SAlex Deucher 	mpll_func_cntl |= MPLL_REF_DIV(dividers.ref_div);
15366229b20SAlex Deucher 	mpll_func_cntl |= MPLL_HILEN((dividers.post_div >> 4) & 0xf);
15466229b20SAlex Deucher 	mpll_func_cntl |= MPLL_LOLEN(dividers.post_div & 0xf);
15566229b20SAlex Deucher 
15666229b20SAlex Deucher 	mpll_func_cntl_3 &= ~MPLL_FB_DIV_MASK;
15766229b20SAlex Deucher 	mpll_func_cntl_3 |= MPLL_FB_DIV(dividers.fb_div);
15866229b20SAlex Deucher 	if (dividers.enable_dithen)
15966229b20SAlex Deucher 		mpll_func_cntl_3 |= MPLL_DITHEN;
16066229b20SAlex Deucher 	else
16166229b20SAlex Deucher 		mpll_func_cntl_3 &= ~MPLL_DITHEN;
16266229b20SAlex Deucher 
16366229b20SAlex Deucher 	if (pi->mclk_ss) {
16466229b20SAlex Deucher 		struct radeon_atom_ss ss;
16566229b20SAlex Deucher 		u32 vco_freq = memory_clock * post_divider;
16666229b20SAlex Deucher 
16766229b20SAlex Deucher 		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
16866229b20SAlex Deucher 						     ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
16966229b20SAlex Deucher 			u32 reference_clock = rdev->clock.mpll.reference_freq;
17066229b20SAlex Deucher 			u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
17166229b20SAlex Deucher 			u32 clk_v = ss.percentage * dividers.fb_div / (clk_s * 10000);
17266229b20SAlex Deucher 
17366229b20SAlex Deucher 			mpll_ss &= ~CLK_S_MASK;
17466229b20SAlex Deucher 			mpll_ss |= CLK_S(clk_s);
17566229b20SAlex Deucher 			mpll_ss |= SSEN;
17666229b20SAlex Deucher 
17766229b20SAlex Deucher 			mpll_ss2 &= ~CLK_V_MASK;
17866229b20SAlex Deucher 			mpll_ss |= CLK_V(clk_v);
17966229b20SAlex Deucher 		}
18066229b20SAlex Deucher 	}
18166229b20SAlex Deucher 
18266229b20SAlex Deucher 
18366229b20SAlex Deucher 	mclk->mclk730.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
18466229b20SAlex Deucher 	mclk->mclk730.vDLL_CNTL = cpu_to_be32(dll_cntl);
18566229b20SAlex Deucher 	mclk->mclk730.mclk_value = cpu_to_be32(memory_clock);
18666229b20SAlex Deucher 	mclk->mclk730.vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
18766229b20SAlex Deucher 	mclk->mclk730.vMPLL_FUNC_CNTL2 = cpu_to_be32(mpll_func_cntl_2);
18866229b20SAlex Deucher 	mclk->mclk730.vMPLL_FUNC_CNTL3 = cpu_to_be32(mpll_func_cntl_3);
18966229b20SAlex Deucher 	mclk->mclk730.vMPLL_SS = cpu_to_be32(mpll_ss);
19066229b20SAlex Deucher 	mclk->mclk730.vMPLL_SS2 = cpu_to_be32(mpll_ss2);
19166229b20SAlex Deucher 
19266229b20SAlex Deucher 	return 0;
19366229b20SAlex Deucher }
19466229b20SAlex Deucher 
rv730_read_clock_registers(struct radeon_device * rdev)19566229b20SAlex Deucher void rv730_read_clock_registers(struct radeon_device *rdev)
19666229b20SAlex Deucher {
19766229b20SAlex Deucher 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
19866229b20SAlex Deucher 
19966229b20SAlex Deucher 	pi->clk_regs.rv730.cg_spll_func_cntl =
20066229b20SAlex Deucher 		RREG32(CG_SPLL_FUNC_CNTL);
20166229b20SAlex Deucher 	pi->clk_regs.rv730.cg_spll_func_cntl_2 =
20266229b20SAlex Deucher 		RREG32(CG_SPLL_FUNC_CNTL_2);
20366229b20SAlex Deucher 	pi->clk_regs.rv730.cg_spll_func_cntl_3 =
20466229b20SAlex Deucher 		RREG32(CG_SPLL_FUNC_CNTL_3);
20566229b20SAlex Deucher 	pi->clk_regs.rv730.cg_spll_spread_spectrum =
20666229b20SAlex Deucher 		RREG32(CG_SPLL_SPREAD_SPECTRUM);
20766229b20SAlex Deucher 	pi->clk_regs.rv730.cg_spll_spread_spectrum_2 =
20866229b20SAlex Deucher 		RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
20966229b20SAlex Deucher 
21066229b20SAlex Deucher 	pi->clk_regs.rv730.mclk_pwrmgt_cntl =
21166229b20SAlex Deucher 		RREG32(TCI_MCLK_PWRMGT_CNTL);
21266229b20SAlex Deucher 	pi->clk_regs.rv730.dll_cntl =
21366229b20SAlex Deucher 		RREG32(TCI_DLL_CNTL);
21466229b20SAlex Deucher 	pi->clk_regs.rv730.mpll_func_cntl =
21566229b20SAlex Deucher 		RREG32(CG_MPLL_FUNC_CNTL);
21666229b20SAlex Deucher 	pi->clk_regs.rv730.mpll_func_cntl2 =
21766229b20SAlex Deucher 		RREG32(CG_MPLL_FUNC_CNTL_2);
21866229b20SAlex Deucher 	pi->clk_regs.rv730.mpll_func_cntl3 =
21966229b20SAlex Deucher 		RREG32(CG_MPLL_FUNC_CNTL_3);
22066229b20SAlex Deucher 	pi->clk_regs.rv730.mpll_ss =
22166229b20SAlex Deucher 		RREG32(CG_TCI_MPLL_SPREAD_SPECTRUM);
22266229b20SAlex Deucher 	pi->clk_regs.rv730.mpll_ss2 =
22366229b20SAlex Deucher 		RREG32(CG_TCI_MPLL_SPREAD_SPECTRUM_2);
22466229b20SAlex Deucher }
22566229b20SAlex Deucher 
rv730_populate_smc_acpi_state(struct radeon_device * rdev,RV770_SMC_STATETABLE * table)22666229b20SAlex Deucher int rv730_populate_smc_acpi_state(struct radeon_device *rdev,
22766229b20SAlex Deucher 				  RV770_SMC_STATETABLE *table)
22866229b20SAlex Deucher {
22966229b20SAlex Deucher 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
23066229b20SAlex Deucher 	u32 mpll_func_cntl = 0;
23166229b20SAlex Deucher 	u32 mpll_func_cntl_2 = 0 ;
23266229b20SAlex Deucher 	u32 mpll_func_cntl_3 = 0;
23366229b20SAlex Deucher 	u32 mclk_pwrmgt_cntl;
23466229b20SAlex Deucher 	u32 dll_cntl;
23566229b20SAlex Deucher 	u32 spll_func_cntl;
23666229b20SAlex Deucher 	u32 spll_func_cntl_2;
23766229b20SAlex Deucher 	u32 spll_func_cntl_3;
23866229b20SAlex Deucher 
23966229b20SAlex Deucher 	table->ACPIState = table->initialState;
24066229b20SAlex Deucher 	table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
24166229b20SAlex Deucher 
24266229b20SAlex Deucher 	if (pi->acpi_vddc) {
24366229b20SAlex Deucher 		rv770_populate_vddc_value(rdev, pi->acpi_vddc,
24466229b20SAlex Deucher 					  &table->ACPIState.levels[0].vddc);
24566229b20SAlex Deucher 		table->ACPIState.levels[0].gen2PCIE = pi->pcie_gen2 ?
24666229b20SAlex Deucher 			pi->acpi_pcie_gen2 : 0;
24766229b20SAlex Deucher 		table->ACPIState.levels[0].gen2XSP =
24866229b20SAlex Deucher 			pi->acpi_pcie_gen2;
24966229b20SAlex Deucher 	} else {
25066229b20SAlex Deucher 		rv770_populate_vddc_value(rdev, pi->min_vddc_in_table,
25166229b20SAlex Deucher 					  &table->ACPIState.levels[0].vddc);
25266229b20SAlex Deucher 		table->ACPIState.levels[0].gen2PCIE = 0;
25366229b20SAlex Deucher 	}
25466229b20SAlex Deucher 
25566229b20SAlex Deucher 	mpll_func_cntl = pi->clk_regs.rv730.mpll_func_cntl;
25666229b20SAlex Deucher 	mpll_func_cntl_2 = pi->clk_regs.rv730.mpll_func_cntl2;
25766229b20SAlex Deucher 	mpll_func_cntl_3 = pi->clk_regs.rv730.mpll_func_cntl3;
25866229b20SAlex Deucher 
25966229b20SAlex Deucher 	mpll_func_cntl |= MPLL_RESET | MPLL_BYPASS_EN;
26066229b20SAlex Deucher 	mpll_func_cntl &= ~MPLL_SLEEP;
26166229b20SAlex Deucher 
26266229b20SAlex Deucher 	mpll_func_cntl_2 &= ~MCLK_MUX_SEL_MASK;
26366229b20SAlex Deucher 	mpll_func_cntl_2 |= MCLK_MUX_SEL(1);
26466229b20SAlex Deucher 
26566229b20SAlex Deucher 	mclk_pwrmgt_cntl = (MRDCKA_RESET |
26666229b20SAlex Deucher 			    MRDCKB_RESET |
26766229b20SAlex Deucher 			    MRDCKC_RESET |
26866229b20SAlex Deucher 			    MRDCKD_RESET |
26966229b20SAlex Deucher 			    MRDCKE_RESET |
27066229b20SAlex Deucher 			    MRDCKF_RESET |
27166229b20SAlex Deucher 			    MRDCKG_RESET |
27266229b20SAlex Deucher 			    MRDCKH_RESET |
27366229b20SAlex Deucher 			    MRDCKA_SLEEP |
27466229b20SAlex Deucher 			    MRDCKB_SLEEP |
27566229b20SAlex Deucher 			    MRDCKC_SLEEP |
27666229b20SAlex Deucher 			    MRDCKD_SLEEP |
27766229b20SAlex Deucher 			    MRDCKE_SLEEP |
27866229b20SAlex Deucher 			    MRDCKF_SLEEP |
27966229b20SAlex Deucher 			    MRDCKG_SLEEP |
28066229b20SAlex Deucher 			    MRDCKH_SLEEP);
28166229b20SAlex Deucher 
28266229b20SAlex Deucher 	dll_cntl = 0xff000000;
28366229b20SAlex Deucher 
28466229b20SAlex Deucher 	spll_func_cntl = pi->clk_regs.rv730.cg_spll_func_cntl;
28566229b20SAlex Deucher 	spll_func_cntl_2 = pi->clk_regs.rv730.cg_spll_func_cntl_2;
28666229b20SAlex Deucher 	spll_func_cntl_3 = pi->clk_regs.rv730.cg_spll_func_cntl_3;
28766229b20SAlex Deucher 
28866229b20SAlex Deucher 	spll_func_cntl |= SPLL_RESET | SPLL_BYPASS_EN;
28966229b20SAlex Deucher 	spll_func_cntl &= ~SPLL_SLEEP;
29066229b20SAlex Deucher 
29166229b20SAlex Deucher 	spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
29266229b20SAlex Deucher 	spll_func_cntl_2 |= SCLK_MUX_SEL(4);
29366229b20SAlex Deucher 
29466229b20SAlex Deucher 	table->ACPIState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
29566229b20SAlex Deucher 	table->ACPIState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL2 = cpu_to_be32(mpll_func_cntl_2);
29666229b20SAlex Deucher 	table->ACPIState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL3 = cpu_to_be32(mpll_func_cntl_3);
29766229b20SAlex Deucher 	table->ACPIState.levels[0].mclk.mclk730.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
29866229b20SAlex Deucher 	table->ACPIState.levels[0].mclk.mclk730.vDLL_CNTL = cpu_to_be32(dll_cntl);
29966229b20SAlex Deucher 
30066229b20SAlex Deucher 	table->ACPIState.levels[0].mclk.mclk730.mclk_value = 0;
30166229b20SAlex Deucher 
30266229b20SAlex Deucher 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
30366229b20SAlex Deucher 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
30466229b20SAlex Deucher 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
30566229b20SAlex Deucher 
30666229b20SAlex Deucher 	table->ACPIState.levels[0].sclk.sclk_value = 0;
30766229b20SAlex Deucher 
30866229b20SAlex Deucher 	rv770_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
30966229b20SAlex Deucher 
31066229b20SAlex Deucher 	table->ACPIState.levels[1] = table->ACPIState.levels[0];
31166229b20SAlex Deucher 	table->ACPIState.levels[2] = table->ACPIState.levels[0];
31266229b20SAlex Deucher 
31366229b20SAlex Deucher 	return 0;
31466229b20SAlex Deucher }
31566229b20SAlex Deucher 
rv730_populate_smc_initial_state(struct radeon_device * rdev,struct radeon_ps * radeon_state,RV770_SMC_STATETABLE * table)31666229b20SAlex Deucher int rv730_populate_smc_initial_state(struct radeon_device *rdev,
31766229b20SAlex Deucher 				     struct radeon_ps *radeon_state,
31866229b20SAlex Deucher 				     RV770_SMC_STATETABLE *table)
31966229b20SAlex Deucher {
32066229b20SAlex Deucher 	struct rv7xx_ps *initial_state = rv770_get_ps(radeon_state);
32166229b20SAlex Deucher 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
32266229b20SAlex Deucher 	u32 a_t;
32366229b20SAlex Deucher 
32466229b20SAlex Deucher 	table->initialState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL =
32566229b20SAlex Deucher 		cpu_to_be32(pi->clk_regs.rv730.mpll_func_cntl);
32666229b20SAlex Deucher 	table->initialState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL2 =
32766229b20SAlex Deucher 		cpu_to_be32(pi->clk_regs.rv730.mpll_func_cntl2);
32866229b20SAlex Deucher 	table->initialState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL3 =
32966229b20SAlex Deucher 		cpu_to_be32(pi->clk_regs.rv730.mpll_func_cntl3);
33066229b20SAlex Deucher 	table->initialState.levels[0].mclk.mclk730.vMCLK_PWRMGT_CNTL =
33166229b20SAlex Deucher 		cpu_to_be32(pi->clk_regs.rv730.mclk_pwrmgt_cntl);
33266229b20SAlex Deucher 	table->initialState.levels[0].mclk.mclk730.vDLL_CNTL =
33366229b20SAlex Deucher 		cpu_to_be32(pi->clk_regs.rv730.dll_cntl);
33466229b20SAlex Deucher 	table->initialState.levels[0].mclk.mclk730.vMPLL_SS =
33566229b20SAlex Deucher 		cpu_to_be32(pi->clk_regs.rv730.mpll_ss);
33666229b20SAlex Deucher 	table->initialState.levels[0].mclk.mclk730.vMPLL_SS2 =
33766229b20SAlex Deucher 		cpu_to_be32(pi->clk_regs.rv730.mpll_ss2);
33866229b20SAlex Deucher 
33966229b20SAlex Deucher 	table->initialState.levels[0].mclk.mclk730.mclk_value =
34066229b20SAlex Deucher 		cpu_to_be32(initial_state->low.mclk);
34166229b20SAlex Deucher 
34266229b20SAlex Deucher 	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
34366229b20SAlex Deucher 		cpu_to_be32(pi->clk_regs.rv730.cg_spll_func_cntl);
34466229b20SAlex Deucher 	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
34566229b20SAlex Deucher 		cpu_to_be32(pi->clk_regs.rv730.cg_spll_func_cntl_2);
34666229b20SAlex Deucher 	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
34766229b20SAlex Deucher 		cpu_to_be32(pi->clk_regs.rv730.cg_spll_func_cntl_3);
34866229b20SAlex Deucher 	table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
34966229b20SAlex Deucher 		cpu_to_be32(pi->clk_regs.rv730.cg_spll_spread_spectrum);
35066229b20SAlex Deucher 	table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
35166229b20SAlex Deucher 		cpu_to_be32(pi->clk_regs.rv730.cg_spll_spread_spectrum_2);
35266229b20SAlex Deucher 
35366229b20SAlex Deucher 	table->initialState.levels[0].sclk.sclk_value =
35466229b20SAlex Deucher 		cpu_to_be32(initial_state->low.sclk);
35566229b20SAlex Deucher 
35666229b20SAlex Deucher 	table->initialState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
35766229b20SAlex Deucher 
35866229b20SAlex Deucher 	table->initialState.levels[0].seqValue =
35966229b20SAlex Deucher 		rv770_get_seq_value(rdev, &initial_state->low);
36066229b20SAlex Deucher 
36166229b20SAlex Deucher 	rv770_populate_vddc_value(rdev,
36266229b20SAlex Deucher 				  initial_state->low.vddc,
36366229b20SAlex Deucher 				  &table->initialState.levels[0].vddc);
36466229b20SAlex Deucher 	rv770_populate_initial_mvdd_value(rdev,
36566229b20SAlex Deucher 					  &table->initialState.levels[0].mvdd);
36666229b20SAlex Deucher 
36766229b20SAlex Deucher 	a_t = CG_R(0xffff) | CG_L(0);
36866229b20SAlex Deucher 
36966229b20SAlex Deucher 	table->initialState.levels[0].aT = cpu_to_be32(a_t);
37066229b20SAlex Deucher 
37166229b20SAlex Deucher 	table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
37266229b20SAlex Deucher 
37366229b20SAlex Deucher 	if (pi->boot_in_gen2)
37466229b20SAlex Deucher 		table->initialState.levels[0].gen2PCIE = 1;
37566229b20SAlex Deucher 	else
37666229b20SAlex Deucher 		table->initialState.levels[0].gen2PCIE = 0;
37766229b20SAlex Deucher 	if (initial_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
37866229b20SAlex Deucher 		table->initialState.levels[0].gen2XSP = 1;
37966229b20SAlex Deucher 	else
38066229b20SAlex Deucher 		table->initialState.levels[0].gen2XSP = 0;
38166229b20SAlex Deucher 
38266229b20SAlex Deucher 	table->initialState.levels[1] = table->initialState.levels[0];
38366229b20SAlex Deucher 	table->initialState.levels[2] = table->initialState.levels[0];
38466229b20SAlex Deucher 
38566229b20SAlex Deucher 	table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
38666229b20SAlex Deucher 
38766229b20SAlex Deucher 	return 0;
38866229b20SAlex Deucher }
38966229b20SAlex Deucher 
rv730_program_memory_timing_parameters(struct radeon_device * rdev,struct radeon_ps * radeon_state)39066229b20SAlex Deucher void rv730_program_memory_timing_parameters(struct radeon_device *rdev,
39166229b20SAlex Deucher 					    struct radeon_ps *radeon_state)
39266229b20SAlex Deucher {
39366229b20SAlex Deucher 	struct rv7xx_ps *state = rv770_get_ps(radeon_state);
39466229b20SAlex Deucher 	u32 arb_refresh_rate = 0;
39566229b20SAlex Deucher 	u32 dram_timing = 0;
39666229b20SAlex Deucher 	u32 dram_timing2 = 0;
39766229b20SAlex Deucher 	u32 old_dram_timing = 0;
39866229b20SAlex Deucher 	u32 old_dram_timing2 = 0;
39966229b20SAlex Deucher 
40066229b20SAlex Deucher 	arb_refresh_rate = RREG32(MC_ARB_RFSH_RATE) &
40166229b20SAlex Deucher 		~(POWERMODE1_MASK | POWERMODE2_MASK | POWERMODE3_MASK);
40266229b20SAlex Deucher 	arb_refresh_rate |=
40366229b20SAlex Deucher 		(POWERMODE1(rv770_calculate_memory_refresh_rate(rdev, state->low.sclk)) |
40466229b20SAlex Deucher 		 POWERMODE2(rv770_calculate_memory_refresh_rate(rdev, state->medium.sclk)) |
40566229b20SAlex Deucher 		 POWERMODE3(rv770_calculate_memory_refresh_rate(rdev, state->high.sclk)));
40666229b20SAlex Deucher 	WREG32(MC_ARB_RFSH_RATE, arb_refresh_rate);
40766229b20SAlex Deucher 
40866229b20SAlex Deucher 	/* save the boot dram timings */
40966229b20SAlex Deucher 	old_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
41066229b20SAlex Deucher 	old_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
41166229b20SAlex Deucher 
41266229b20SAlex Deucher 	radeon_atom_set_engine_dram_timings(rdev,
41366229b20SAlex Deucher 					    state->high.sclk,
41466229b20SAlex Deucher 					    state->high.mclk);
41566229b20SAlex Deucher 
41666229b20SAlex Deucher 	dram_timing = RREG32(MC_ARB_DRAM_TIMING);
41766229b20SAlex Deucher 	dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
41866229b20SAlex Deucher 
41966229b20SAlex Deucher 	WREG32(MC_ARB_DRAM_TIMING_3, dram_timing);
42066229b20SAlex Deucher 	WREG32(MC_ARB_DRAM_TIMING2_3, dram_timing2);
42166229b20SAlex Deucher 
42266229b20SAlex Deucher 	radeon_atom_set_engine_dram_timings(rdev,
42366229b20SAlex Deucher 					    state->medium.sclk,
42466229b20SAlex Deucher 					    state->medium.mclk);
42566229b20SAlex Deucher 
42666229b20SAlex Deucher 	dram_timing = RREG32(MC_ARB_DRAM_TIMING);
42766229b20SAlex Deucher 	dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
42866229b20SAlex Deucher 
42966229b20SAlex Deucher 	WREG32(MC_ARB_DRAM_TIMING_2, dram_timing);
43066229b20SAlex Deucher 	WREG32(MC_ARB_DRAM_TIMING2_2, dram_timing2);
43166229b20SAlex Deucher 
43266229b20SAlex Deucher 	radeon_atom_set_engine_dram_timings(rdev,
43366229b20SAlex Deucher 					    state->low.sclk,
43466229b20SAlex Deucher 					    state->low.mclk);
43566229b20SAlex Deucher 
43666229b20SAlex Deucher 	dram_timing = RREG32(MC_ARB_DRAM_TIMING);
43766229b20SAlex Deucher 	dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
43866229b20SAlex Deucher 
43966229b20SAlex Deucher 	WREG32(MC_ARB_DRAM_TIMING_1, dram_timing);
44066229b20SAlex Deucher 	WREG32(MC_ARB_DRAM_TIMING2_1, dram_timing2);
44166229b20SAlex Deucher 
44266229b20SAlex Deucher 	/* restore the boot dram timings */
44366229b20SAlex Deucher 	WREG32(MC_ARB_DRAM_TIMING, old_dram_timing);
44466229b20SAlex Deucher 	WREG32(MC_ARB_DRAM_TIMING2, old_dram_timing2);
44566229b20SAlex Deucher 
44666229b20SAlex Deucher }
44766229b20SAlex Deucher 
rv730_start_dpm(struct radeon_device * rdev)44866229b20SAlex Deucher void rv730_start_dpm(struct radeon_device *rdev)
44966229b20SAlex Deucher {
45066229b20SAlex Deucher 	WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
45166229b20SAlex Deucher 
45266229b20SAlex Deucher 	WREG32_P(TCI_MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
45366229b20SAlex Deucher 
45466229b20SAlex Deucher 	WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
45566229b20SAlex Deucher }
45666229b20SAlex Deucher 
rv730_stop_dpm(struct radeon_device * rdev)45766229b20SAlex Deucher void rv730_stop_dpm(struct radeon_device *rdev)
45866229b20SAlex Deucher {
45966229b20SAlex Deucher 	PPSMC_Result result;
46066229b20SAlex Deucher 
46166229b20SAlex Deucher 	result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_TwoLevelsDisabled);
46266229b20SAlex Deucher 
46366229b20SAlex Deucher 	if (result != PPSMC_Result_OK)
4649c565e33SAlex Deucher 		DRM_DEBUG("Could not force DPM to low\n");
46566229b20SAlex Deucher 
46666229b20SAlex Deucher 	WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
46766229b20SAlex Deucher 
46866229b20SAlex Deucher 	WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
46966229b20SAlex Deucher 
47066229b20SAlex Deucher 	WREG32_P(TCI_MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
47166229b20SAlex Deucher }
47266229b20SAlex Deucher 
rv730_program_dcodt(struct radeon_device * rdev,bool use_dcodt)47366229b20SAlex Deucher void rv730_program_dcodt(struct radeon_device *rdev, bool use_dcodt)
47466229b20SAlex Deucher {
47566229b20SAlex Deucher 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
47666229b20SAlex Deucher 	u32 i = use_dcodt ? 0 : 1;
47766229b20SAlex Deucher 	u32 mc4_io_pad_cntl;
47866229b20SAlex Deucher 
47966229b20SAlex Deucher 	mc4_io_pad_cntl = RREG32(MC4_IO_DQ_PAD_CNTL_D0_I0);
48066229b20SAlex Deucher 	mc4_io_pad_cntl &= 0xFFFFFF00;
48166229b20SAlex Deucher 	mc4_io_pad_cntl |= pi->odt_value_0[i];
48266229b20SAlex Deucher 	WREG32(MC4_IO_DQ_PAD_CNTL_D0_I0, mc4_io_pad_cntl);
48366229b20SAlex Deucher 	WREG32(MC4_IO_DQ_PAD_CNTL_D0_I1, mc4_io_pad_cntl);
48466229b20SAlex Deucher 
48566229b20SAlex Deucher 	mc4_io_pad_cntl = RREG32(MC4_IO_QS_PAD_CNTL_D0_I0);
48666229b20SAlex Deucher 	mc4_io_pad_cntl &= 0xFFFFFF00;
48766229b20SAlex Deucher 	mc4_io_pad_cntl |= pi->odt_value_1[i];
48866229b20SAlex Deucher 	WREG32(MC4_IO_QS_PAD_CNTL_D0_I0, mc4_io_pad_cntl);
48966229b20SAlex Deucher 	WREG32(MC4_IO_QS_PAD_CNTL_D0_I1, mc4_io_pad_cntl);
49066229b20SAlex Deucher }
49166229b20SAlex Deucher 
rv730_get_odt_values(struct radeon_device * rdev)49266229b20SAlex Deucher void rv730_get_odt_values(struct radeon_device *rdev)
49366229b20SAlex Deucher {
49466229b20SAlex Deucher 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
49566229b20SAlex Deucher 	u32 mc4_io_pad_cntl;
49666229b20SAlex Deucher 
49766229b20SAlex Deucher 	pi->odt_value_0[0] = (u8)0;
49866229b20SAlex Deucher 	pi->odt_value_1[0] = (u8)0x80;
49966229b20SAlex Deucher 
50066229b20SAlex Deucher 	mc4_io_pad_cntl = RREG32(MC4_IO_DQ_PAD_CNTL_D0_I0);
50166229b20SAlex Deucher 	pi->odt_value_0[1] = (u8)(mc4_io_pad_cntl & 0xff);
50266229b20SAlex Deucher 
50366229b20SAlex Deucher 	mc4_io_pad_cntl = RREG32(MC4_IO_QS_PAD_CNTL_D0_I0);
50466229b20SAlex Deucher 	pi->odt_value_1[1] = (u8)(mc4_io_pad_cntl & 0xff);
50566229b20SAlex Deucher }
506