/openbmc/linux/Documentation/devicetree/bindings/phy/ |
H A D | ti,phy-gmii-sel.yaml | 5 $id: http://devicetree.org/schemas/phy/ti,phy-gmii-sel.yaml# 26 | |Port 1..<--+-->GMII/MII<-------> 51 - ti,am3352-phy-gmii-sel 52 - ti,dra7xx-phy-gmii-sel 53 - ti,am43xx-phy-gmii-sel 54 - ti,dm814-phy-gmii-sel 55 - ti,am654-phy-gmii-sel 56 - ti,j7200-cpsw5g-phy-gmii-sel 57 - ti,j721e-cpsw9g-phy-gmii-sel 58 - ti,j784s4-cpsw9g-phy-gmii-sel [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/net/ |
H A D | xlnx,gmii-to-rgmii.yaml | 4 $id: http://devicetree.org/schemas/net/xlnx,gmii-to-rgmii.yaml# 7 title: Xilinx GMII to RGMII Converter 13 The Gigabit Media Independent Interface (GMII) to Reduced Gigabit Media 24 const: xlnx,gmii-to-rgmii-1.0 51 compatible = "xlnx,gmii-to-rgmii-1.0";
|
H A D | socfpga-dwmac.txt | 32 - compatible : Should be altr,gmii-to-sgmii-2.0 38 compatible = "altr,gmii-to-sgmii-2.0"; 56 altr,gmii-to-sgmii-converter = <&gmii_to_sgmii_converter>;
|
H A D | cpsw-phy-sel.txt | 21 reg-names = "gmii-sel"; 28 reg-names = "gmii-sel";
|
H A D | microchip,lan966x-switch.yaml | 98 - gmii 158 phy-mode = "gmii";
|
H A D | snps,dwc-qos-ethernet.txt | 29 In some configurations (e.g. GMII/RGMII), this clock also drives the PHY TX 34 In some configurations (e.g. GMII/RGMII), this clock is derived from the 146 phy-mode = "gmii";
|
/openbmc/linux/drivers/phy/ti/ |
H A D | phy-gmii-sel.c | 259 .compatible = "ti,am3352-phy-gmii-sel", 263 .compatible = "ti,dra7xx-phy-gmii-sel", 267 .compatible = "ti,am43xx-phy-gmii-sel", 271 .compatible = "ti,dm814-phy-gmii-sel", 275 .compatible = "ti,am654-phy-gmii-sel", 279 .compatible = "ti,j7200-cpsw5g-phy-gmii-sel", 283 .compatible = "ti,j721e-cpsw9g-phy-gmii-sel", 287 .compatible = "ti,j784s4-cpsw9g-phy-gmii-sel", 500 .name = "phy-gmii-sel",
|
/openbmc/u-boot/drivers/net/ti/ |
H A D | cpsw-common.c | 26 fdt32_t gmii = 0; in davinci_emac_3517_get_macid() local 36 addr = (u32)map_physmem(fdt_translate_address(fdt, syscon, &gmii), in davinci_emac_3517_get_macid() 66 fdt32_t gmii = 0; in cpsw_am33xx_cm_get_macid() local 76 addr = (u32)map_physmem(fdt_translate_address(fdt, syscon, &gmii), in cpsw_am33xx_cm_get_macid()
|
/openbmc/linux/arch/arm/boot/dts/intel/socfpga/ |
H A D | socfpga_vt.dts | 40 phy-mode = "gmii"; 76 phy-mode = "gmii";
|
/openbmc/u-boot/board/freescale/mpc8568mds/ |
H A D | bcsr.h | 62 1 UCC GMII enable 69 1 UCC2 GMII enable
|
/openbmc/linux/arch/arm/boot/dts/gemini/ |
H A D | gemini-ns2502.dts | 108 pinctrl-gmii { 110 function = "gmii";
|
H A D | gemini-ssi1328.dts | 118 pinctrl-gmii { 121 function = "gmii";
|
H A D | gemini-wbd222.dts | 114 pinctrl-gmii { 117 function = "gmii";
|
H A D | gemini-nas4220b.dts | 103 pinctrl-gmii { 105 function = "gmii";
|
/openbmc/linux/arch/arm/boot/dts/microchip/ |
H A D | lan966x-pcb8291.dts | 111 phy-mode = "gmii"; 118 phy-mode = "gmii";
|
/openbmc/linux/Documentation/devicetree/bindings/soc/fsl/cpm_qe/qe/ |
H A D | ucc.txt | 50 i.e., "mii" (default), "rmii", "gmii", "rgmii", "rgmii-id" (Internal 66 phy-connection-type = "gmii";
|
/openbmc/linux/arch/mips/include/asm/octeon/ |
H A D | cvmx-helper-rgmii.h | 31 * Functions for RGMII/GMII/MII initialization, configuration, 43 * Returns Number of RGMII/GMII/MII ports (0-4).
|
/openbmc/linux/arch/riscv/boot/dts/microchip/ |
H A D | mpfs-tysom-m.dts | 91 phy-mode = "gmii"; 98 phy-mode = "gmii";
|
H A D | mpfs-m100pfsevp.dts | 98 phy-mode = "gmii"; 107 phy-mode = "gmii";
|
/openbmc/linux/drivers/net/ethernet/stmicro/stmmac/ |
H A D | dwmac-socfpga.c | 153 "altr,gmii-to-sgmii-converter", 0); in socfpga_dwmac_parse_data() 285 /* Overwrite val to GMII if splitter core is enabled. The phymode here in socfpga_gen5_set_phy_mode() 287 * EMAC core is GMII. in socfpga_gen5_set_phy_mode() 341 /* Overwrite val to GMII if splitter core is enabled. The phymode here in socfpga_gen10_set_phy_mode() 343 * EMAC core is GMII. in socfpga_gen10_set_phy_mode()
|
/openbmc/linux/arch/mips/cavium-octeon/executive/ |
H A D | cvmx-helper-rgmii.c | 29 * Functions for RGMII/GMII/MII initialization, configuration, 50 * Returns Number of RGMII/GMII/MII ports (0-4). 68 * GMII/MII mode. This limits us to 2 ports in __cvmx_helper_rgmii_probe() 411 * 1 1 1 X Port 1: GMII/MII; Port 2: disabled. GMII or in __cvmx_helper_rgmii_link_set()
|
/openbmc/u-boot/doc/device-tree-bindings/net/ |
H A D | snps,dwc-qos-ethernet.txt | 26 In some configurations (e.g. GMII/RGMII), this clock also drives the PHY TX 31 In some configurations (e.g. GMII/RGMII), this clock is derived from the 144 phy-mode = "gmii";
|
H A D | altera_tse.txt | 70 phy-mode = "gmii"; 108 phy-mode = "gmii";
|
/openbmc/u-boot/board/spear/x600/ |
H A D | x600.c | 109 /* Extended PHY control 1, select GMII */ in board_phy_config() 112 /* Software reset necessary after GMII mode selction */ in board_phy_config()
|
/openbmc/linux/Documentation/devicetree/bindings/net/dsa/ |
H A D | ar9331.txt | 47 phy-mode = "gmii"; 81 phy-mode = "gmii";
|