Home
last modified time | relevance | path

Searched full:tegra210_clk_pll_p (Results 1 – 7 of 7) sorted by relevance

/openbmc/linux/Documentation/devicetree/bindings/display/tegra/
H A Dnvidia,tegra20-vi.yaml205 assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_P>,
206 <&tegra_car TEGRA210_CLK_PLL_P>,
207 <&tegra_car TEGRA210_CLK_PLL_P>;
H A Dnvidia,tegra20-host1x.yaml413 assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_P>,
414 <&tegra_car TEGRA210_CLK_PLL_P>,
415 <&tegra_car TEGRA210_CLK_PLL_P>;
/openbmc/linux/drivers/clk/tegra/
H A Dclk-tegra210.c2453 [tegra_clk_pll_p] = { .dt_id = TEGRA210_CLK_PLL_P, .present = true },
2571 { .con_id = "pll_p", .dt_id = TEGRA210_CLK_PLL_P },
3548 { TEGRA210_CLK_UARTA, TEGRA210_CLK_PLL_P, 408000000, 0 },
3549 { TEGRA210_CLK_UARTB, TEGRA210_CLK_PLL_P, 408000000, 0 },
3550 { TEGRA210_CLK_UARTC, TEGRA210_CLK_PLL_P, 408000000, 0 },
3551 { TEGRA210_CLK_UARTD, TEGRA210_CLK_PLL_P, 408000000, 0 },
3559 { TEGRA210_CLK_HOST1X, TEGRA210_CLK_PLL_P, 136000000, 1 },
3560 { TEGRA210_CLK_SCLK_MUX, TEGRA210_CLK_PLL_P, 0, 1 },
3562 { TEGRA210_CLK_DFLL_SOC, TEGRA210_CLK_PLL_P, 51000000, 1 },
3563 { TEGRA210_CLK_DFLL_REF, TEGRA210_CLK_PLL_P, 51000000, 1 },
[all …]
/openbmc/u-boot/include/dt-bindings/clock/
H A Dtegra210-car.h271 #define TEGRA210_CLK_PLL_P 243 macro
/openbmc/linux/include/dt-bindings/clock/
H A Dtegra210-car.h274 #define TEGRA210_CLK_PLL_P 243 macro
/openbmc/u-boot/arch/arm/dts/
H A Dtegra210.dtsi124 <&tegra_car TEGRA210_CLK_PLL_P>;
139 <&tegra_car TEGRA210_CLK_PLL_P>;
/openbmc/linux/arch/arm64/boot/dts/nvidia/
H A Dtegra210.dtsi163 assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_P>,
164 <&tegra_car TEGRA210_CLK_PLL_P>,
165 <&tegra_car TEGRA210_CLK_PLL_P>;
1387 assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_P>;