Home
last modified time | relevance | path

Searched +full:0 +full:xfffffd00 (Results 1 – 21 of 21) sorted by relevance

/openbmc/linux/Documentation/devicetree/bindings/reset/
H A Datmel,at91sam9260-reset.yaml66 reg = <0xfffffd00 0x10>;
/openbmc/u-boot/arch/arm/mach-at91/include/mach/
H A Dat91sam9rl.h20 #define ATMEL_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */
26 #define ATMEL_ID_USART0 6 /* USART 0 */
31 #define ATMEL_ID_TWI0 11 /* TWI 0 */
34 #define ATMEL_ID_SSC0 14 /* Serial Synchronous Controller 0 */
36 #define ATMEL_ID_TC0 16 /* Timer Counter 0 */
50 #define ATMEL_BASE_TCB0 0xfffa0000
51 #define ATMEL_BASE_TC0 0xfffa0000
52 #define ATMEL_BASE_TC1 0xfffa0040
53 #define ATMEL_BASE_TC2 0xfffa0080
54 #define ATMEL_BASE_MCI 0xfffa4000
[all …]
H A Dat91rm9200.h18 #define ATMEL_ID_USART0 6 /* USART 0 */
26 #define ATMEL_ID_SSC0 14 /* Synch. Serial Controller 0 */
29 #define ATMEL_ID_TC0 17 /* Timer Counter 0 */
45 #define ATMEL_USB_HOST_BASE 0x00300000
47 #define ATMEL_BASE_TC 0xFFFA0000
48 #define ATMEL_BASE_UDP 0xFFFB0000
49 #define ATMEL_BASE_MCI 0xFFFB4000
50 #define ATMEL_BASE_TWI 0xFFFB8000
51 #define ATMEL_BASE_EMAC 0xFFFBC000
52 #define ATMEL_BASE_USART 0xFFFC0000 /* 4x 0x4000 Offset */
[all …]
H A Dat91sam9261.h23 #define ATMEL_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */
29 #define ATMEL_ID_USART0 6 /* USART 0 */
34 #define ATMEL_ID_TWI0 11 /* Two-Wire Interface 0 */
35 #define ATMEL_ID_SPI0 12 /* Serial Peripheral Interface 0 */
37 #define ATMEL_ID_SSC0 14 /* Serial Synchronous Controller 0 */
40 #define ATMEL_ID_TC0 17 /* Timer Counter 0 */
53 #define ATMEL_BASE_TCB0 0xfffa0000
54 #define ATMEL_BASE_TC0 0xfffa0000
55 #define ATMEL_BASE_TC1 0xfffa0040
56 #define ATMEL_BASE_TC2 0xfffa0080
[all …]
H A Dat91sam9263.h19 #define ATMEL_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */
26 #define ATMEL_ID_USART0 7 /* USART 0 */
29 #define ATMEL_ID_MCI0 10 /* Multimedia Card Interface 0 */
33 #define ATMEL_ID_SPI0 14 /* Serial Peripheral Interface 0 */
35 #define ATMEL_ID_SSC0 16 /* Serial Synchronous Controller 0 */
38 #define ATMEL_ID_TCB 19 /* Timer Counter 0, 1 and 2 */
55 #define ATMEL_BASE_UDP 0xfff78000
56 #define ATMEL_BASE_TCB0 0xfff7c000
57 #define ATMEL_BASE_TC0 0xfff7c000
58 #define ATMEL_BASE_TC1 0xfff7c040
[all …]
H A Dat91sam9g45.h17 #define ATMEL_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */
24 #define ATMEL_ID_USART0 7 /* USART 0 */
28 #define ATMEL_ID_MCI0 11 /* High Speed Multimedia Card Interface 0 */
29 #define ATMEL_ID_TWI0 12 /* Two-Wire Interface 0 */
31 #define ATMEL_ID_SPI0 14 /* Serial Peripheral Interface 0 */
33 #define ATMEL_ID_SSC0 16 /* Synchronous Serial Controller 0 */
35 #define ATMEL_ID_TCB 18 /* Timer Counter 0, 1, 2, 3, 4 and 5 */
53 #define ATMEL_BASE_UDPHS 0xfff78000
54 #define ATMEL_BASE_TC0 0xfff7c000
55 #define ATMEL_BASE_TC1 0xfff7c040
[all …]
H A Dat91sam9260.h23 #define ATMEL_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */
29 #define ATMEL_ID_USART0 6 /* USART 0 */
34 #define ATMEL_ID_TWI0 11 /* Two-Wire Interface 0 */
35 #define ATMEL_ID_SPI0 12 /* Serial Peripheral Interface 0 */
37 #define ATMEL_ID_SSC0 14 /* Serial Synchronous Controller 0 */
40 #define ATMEL_ID_TC0 17 /* Timer Counter 0 */
44 #define ATMEL_ID_EMAC0 21 /* Ethernet 0 */
59 #define ATMEL_BASE_TCB0 0xfffa0000
60 #define ATMEL_BASE_TC0 0xfffa0000
61 #define ATMEL_BASE_TC1 0xfffa0040
[all …]
/openbmc/linux/arch/arm/boot/dts/microchip/
H A Dat91sam9261.dtsi38 #size-cells = <0>;
40 cpu@0 {
43 reg = <0>;
49 reg = <0x20000000 0x08000000>;
55 #clock-cells = <0>;
56 clock-frequency = <0>;
61 #clock-cells = <0>;
62 clock-frequency = <0>;
68 reg = <0x00300000 0x28000>;
71 ranges = <0 0x00300000 0x28000>;
[all …]
H A Dat91rm9200.dtsi44 #size-cells = <0>;
46 cpu@0 {
49 reg = <0>;
55 reg = <0x20000000 0x04000000>;
61 #clock-cells = <0>;
62 clock-frequency = <0>;
67 #clock-cells = <0>;
68 clock-frequency = <0>;
74 reg = <0x00200000 0x4000>;
77 ranges = <0 0x00200000 0x4000>;
[all …]
H A Dat91sam9rl.dtsi43 #size-cells = <0>;
45 cpu@0 {
48 reg = <0>;
54 reg = <0x20000000 0x04000000>;
60 #clock-cells = <0>;
61 clock-frequency = <0>;
66 #clock-cells = <0>;
67 clock-frequency = <0>;
72 #clock-cells = <0>;
79 reg = <0x00300000 0x10000>;
[all …]
H A Dat91sam9260.dtsi41 #size-cells = <0>;
43 cpu@0 {
46 reg = <0>;
52 reg = <0x20000000 0x04000000>;
58 #clock-cells = <0>;
59 clock-frequency = <0>;
64 #clock-cells = <0>;
65 clock-frequency = <0>;
70 #clock-cells = <0>;
77 reg = <0x002ff000 0x2000>;
[all …]
H A Dat91sam9263.dtsi40 #size-cells = <0>;
42 cpu@0 {
45 reg = <0>;
51 reg = <0x20000000 0x08000000>;
57 #clock-cells = <0>;
58 clock-frequency = <0>;
63 #clock-cells = <0>;
64 clock-frequency = <0>;
70 reg = <0x00300000 0x14000>;
73 ranges = <0 0x00300000 0x14000>;
[all …]
H A Dat91sam9g45.dtsi46 #size-cells = <0>;
48 cpu@0 {
51 reg = <0>;
57 reg = <0x70000000 0x10000000>;
63 #clock-cells = <0>;
64 clock-frequency = <0>;
69 #clock-cells = <0>;
70 clock-frequency = <0>;
75 #clock-cells = <0>;
82 reg = <0x00300000 0x10000>;
[all …]
/openbmc/u-boot/arch/arm/dts/
H A Dat91sam9261.dtsi44 reg = <0x20000000 0x08000000>;
50 #clock-cells = <0>;
51 clock-frequency = <0>;
56 #clock-cells = <0>;
57 clock-frequency = <0>;
63 reg = <0x00300000 0x28000>;
75 reg = <0x00500000 0x100000>;
82 fb0: fb@0x00600000 {
84 reg = <0x00600000 0x1000>;
87 pinctrl-0 = <&pinctrl_fb>;
[all …]
H A Dat91sam9rl.dtsi48 reg = <0x20000000 0x04000000>;
54 #clock-cells = <0>;
55 clock-frequency = <0>;
60 #clock-cells = <0>;
61 clock-frequency = <0>;
66 #clock-cells = <0>;
73 reg = <0x00300000 0x10000>;
85 reg = <0x00500000 0x1000>;
88 pinctrl-0 = <&pinctrl_fb>;
98 reg = <0x40000000 0x10000000>,
[all …]
H A Dat91sam9263.dtsi46 reg = <0x20000000 0x08000000>;
52 #clock-cells = <0>;
53 clock-frequency = <0>;
58 #clock-cells = <0>;
59 clock-frequency = <0>;
65 reg = <0x00300000 0x14000>;
70 reg = <0x00500000 0x4000>;
91 reg = <0xfffff000 0x200>;
97 reg = <0xfffffc00 0x100>;
101 #size-cells = <0>;
[all …]
H A Dat91sam9260.dtsi47 reg = <0x20000000 0x04000000>;
53 #clock-cells = <0>;
54 clock-frequency = <0>;
59 #clock-cells = <0>;
60 clock-frequency = <0>;
65 #clock-cells = <0>;
72 reg = <0x002ff000 0x2000>;
93 reg = <0xfffff000 0x200>;
99 reg = <0xffffea00 0x200>;
104 reg = <0xfffffc00 0x100>;
[all …]
H A Dat91sam9g45.dtsi51 reg = <0x70000000 0x10000000>;
57 #clock-cells = <0>;
58 clock-frequency = <0>;
63 #clock-cells = <0>;
64 clock-frequency = <0>;
69 #clock-cells = <0>;
76 reg = <0x00300000 0x10000>;
97 reg = <0xfffff000 0x200>;
103 reg = <0xffffe400 0x200>;
110 reg = <0xffffe600 0x200>;
[all …]
/openbmc/linux/arch/m68k/include/asm/
H A DMC68EZ328.h27 * 0xFFFFF0xx -- System Control
34 #define SCR_ADDR 0xfffff000
37 #define SCR_WDTH8 0x01 /* 8-Bit Width Select */
38 #define SCR_DMAP 0x04 /* Double Map */
39 #define SCR_SO 0x08 /* Supervisor Only */
40 #define SCR_BETEN 0x10 /* Bus-Error Time-Out Enable */
41 #define SCR_PRV 0x20 /* Privilege Violation */
42 #define SCR_WPV 0x40 /* Write Protect Violation */
43 #define SCR_BETO 0x80 /* Bus-Error TimeOut */
48 #define MRR_ADDR 0xfffff004
[all …]
H A DMC68VZ328.h29 * 0xFFFFF0xx -- System Control
36 #define SCR_ADDR 0xfffff000
39 #define SCR_WDTH8 0x01 /* 8-Bit Width Select */
40 #define SCR_DMAP 0x04 /* Double Map */
41 #define SCR_SO 0x08 /* Supervisor Only */
42 #define SCR_BETEN 0x10 /* Bus-Error Time-Out Enable */
43 #define SCR_PRV 0x20 /* Privilege Violation */
44 #define SCR_WPV 0x40 /* Write Protect Violation */
45 #define SCR_BETO 0x80 /* Bus-Error TimeOut */
50 #define MRR_ADDR 0xfffff004
[all …]
/openbmc/qemu/hw/sh4/
H A Dsh7750_regs.h42 * All register has 2 addresses: in 0xff000000 - 0xffffffff (P4 address) and
43 * in 0x1f000000 - 0x1fffffff (area 7 address)
45 #define SH7750_P4_BASE 0xff000000 /* Accessible only in privileged mode */
46 #define SH7750_A7_BASE 0x1f000000 /* Accessible only using TLB */
56 #define SH7750_PTEH_REGOFS 0x000000 /* offset */
59 #define SH7750_PTEH_VPN 0xfffffd00 /* Virtual page number */
61 #define SH7750_PTEH_ASID 0x000000ff /* Address space identifier */
62 #define SH7750_PTEH_ASID_S 0
65 #define SH7750_PTEL_REGOFS 0x000004 /* offset */
68 #define SH7750_PTEL_PPN 0x1ffffc00 /* Physical page number */
[all …]