/openbmc/qemu/tests/tcg/arm/ |
H A D | float_madds.ref | 2 op : f32(-nan:0xffa00000) * f32(-nan:0xffc00000) + f32(-inf:0xff800000) 3 res: f32(-nan:0xffe00000) flags=INVALID (0/0) 4 op : f32(-nan:0xffc00000) * f32(-inf:0xff800000) + f32(-nan:0xffa00000) 5 res: f32(-nan:0xffe00000) flags=INVALID (0/1) 6 op : f32(-inf:0xff800000) * f32(-nan:0xffa00000) + f32(-nan:0xffc00000) 7 res: f32(-nan:0xffe00000) flags=INVALID (0/2) 8 op : f32(-nan:0xffc00000) * f32(-inf:0xff800000) + f32(-0x1.fffffe00000000000000p+127:0xff7fffff) 9 res: f32(-nan:0xffc00000) flags=OK (1/0) 10 op : f32(-inf:0xff800000) * f32(-0x1.fffffe00000000000000p+127:0xff7fffff) + f32(-nan:0xffc00000) 11 res: f32(-nan:0xffc00000) flags=OK (1/1) [all …]
|
/openbmc/qemu/tests/tcg/loongarch64/ |
H A D | float_madds.ref | 2 op : f32(-nan:0xffa00000) * f32(-nan:0xffc00000) + f32(-inf:0xff800000) 3 res: f32(-nan:0xffe00000) flags=INVALID (0/0) 4 op : f32(-nan:0xffc00000) * f32(-inf:0xff800000) + f32(-nan:0xffa00000) 5 res: f32(-nan:0xffe00000) flags=INVALID (0/1) 6 op : f32(-inf:0xff800000) * f32(-nan:0xffa00000) + f32(-nan:0xffc00000) 7 res: f32(-nan:0xffe00000) flags=INVALID (0/2) 8 op : f32(-nan:0xffc00000) * f32(-inf:0xff800000) + f32(-0x1.fffffe00000000000000p+127:0xff7fffff) 9 res: f32(-nan:0xffc00000) flags=OK (1/0) 10 op : f32(-inf:0xff800000) * f32(-0x1.fffffe00000000000000p+127:0xff7fffff) + f32(-nan:0xffc00000) 11 res: f32(-nan:0xffc00000) flags=OK (1/1) [all …]
|
/openbmc/qemu/tests/tcg/aarch64/ |
H A D | float_madds.ref | 2 op : f32(-nan:0xffa00000) * f32(-nan:0xffc00000) + f32(-inf:0xff800000) 3 res: f32(-nan:0xffe00000) flags=INVALID (0/0) 4 op : f32(-nan:0xffc00000) * f32(-inf:0xff800000) + f32(-nan:0xffa00000) 5 res: f32(-nan:0xffe00000) flags=INVALID (0/1) 6 op : f32(-inf:0xff800000) * f32(-nan:0xffa00000) + f32(-nan:0xffc00000) 7 res: f32(-nan:0xffe00000) flags=INVALID (0/2) 8 op : f32(-nan:0xffc00000) * f32(-inf:0xff800000) + f32(-0x1.fffffe00000000000000p+127:0xff7fffff) 9 res: f32(-nan:0xffc00000) flags=OK (1/0) 10 op : f32(-inf:0xff800000) * f32(-0x1.fffffe00000000000000p+127:0xff7fffff) + f32(-nan:0xffc00000) 11 res: f32(-nan:0xffc00000) flags=OK (1/1) [all …]
|
/openbmc/qemu/tests/tcg/hexagon/ |
H A D | float_madds.ref | 2 op : f32(-nan:0xffa00000) * f32(-nan:0xffc00000) + f32(-inf:0xff800000) 3 res: f32(-nan:0xffffffff) flags=INVALID (0/0) 4 op : f32(-nan:0xffc00000) * f32(-inf:0xff800000) + f32(-nan:0xffa00000) 5 res: f32(-nan:0xffffffff) flags=INVALID (0/1) 6 op : f32(-inf:0xff800000) * f32(-nan:0xffa00000) + f32(-nan:0xffc00000) 7 res: f32(-nan:0xffffffff) flags=INVALID (0/2) 8 op : f32(-nan:0xffc00000) * f32(-inf:0xff800000) + f32(-0x1.fffffe00000000000000p+127:0xff7fffff) 9 res: f32(-nan:0xffffffff) flags=OK (1/0) 10 op : f32(-inf:0xff800000) * f32(-0x1.fffffe00000000000000p+127:0xff7fffff) + f32(-nan:0xffc00000) 11 res: f32(-nan:0xffffffff) flags=OK (1/1) [all …]
|
/openbmc/qemu/tests/tcg/ppc64le/ |
H A D | float_madds.ref | 2 op : f32(-nan:0xffa00000) * f32(-nan:0xffc00000) + f32(-inf:0xff800000) 3 res: f32(-nan:0xffe00000) flags=INVALID (0/0) 4 op : f32(-nan:0xffc00000) * f32(-inf:0xff800000) + f32(-nan:0xffa00000) 5 res: f32(-nan:0xffc00000) flags=INVALID (0/1) 6 op : f32(-inf:0xff800000) * f32(-nan:0xffa00000) + f32(-nan:0xffc00000) 7 res: f32(-nan:0xffc00000) flags=INVALID (0/2) 8 op : f32(-nan:0xffc00000) * f32(-inf:0xff800000) + f32(-0x1.fffffe00000000000000p+127:0xff7fffff) 9 res: f32(-nan:0xffc00000) flags=OK (1/0) 10 op : f32(-inf:0xff800000) * f32(-0x1.fffffe00000000000000p+127:0xff7fffff) + f32(-nan:0xffc00000) 11 res: f32(-nan:0xffc00000) flags=OK (1/1) [all …]
|
/openbmc/linux/arch/sh/include/cpu-sh4/cpu/ |
H A D | dma.h | 10 #define DMTE0_IRQ evt2irq(0x640) 11 #define DMTE4_IRQ evt2irq(0x780) 12 #define DMTE6_IRQ evt2irq(0x7c0) 13 #define DMAE0_IRQ evt2irq(0x6c0) 15 #define SH_DMAC_BASE0 0xffa00000
|
/openbmc/u-boot/arch/arm/mach-socfpga/include/mach/ |
H A D | base_addr_a10.h | 9 #define SOCFPGA_EMAC0_ADDRESS 0xff800000 10 #define SOCFPGA_EMAC1_ADDRESS 0xff802000 11 #define SOCFPGA_EMAC2_ADDRESS 0xff804000 12 #define SOCFPGA_SDMMC_ADDRESS 0xff808000 13 #define SOCFPGA_QSPIREGS_ADDRESS 0xff809000 14 #define SOCFPGA_QSPIDATA_ADDRESS 0xffa00000 15 #define SOCFPGA_UART1_ADDRESS 0xffc02100 16 #define SOCFPGA_HMC_MMR_IO48_ADDRESS 0xffcfa000 17 #define SOCFPGA_FPGAMGRDATA_ADDRESS 0xffcfe400 18 #define SOCFPGA_FPGAMGRREGS_ADDRESS 0xffd03000 [all …]
|
H A D | base_addr_ac5.h | 9 #define SOCFPGA_FPGA_SLAVES_ADDRESS 0xc0000000 10 #define SOCFPGA_STM_ADDRESS 0xfc000000 11 #define SOCFPGA_DAP_ADDRESS 0xff000000 12 #define SOCFPGA_EMAC0_ADDRESS 0xff700000 13 #define SOCFPGA_EMAC1_ADDRESS 0xff702000 14 #define SOCFPGA_SDMMC_ADDRESS 0xff704000 15 #define SOCFPGA_QSPI_ADDRESS 0xff705000 16 #define SOCFPGA_GPIO0_ADDRESS 0xff708000 17 #define SOCFPGA_GPIO1_ADDRESS 0xff709000 18 #define SOCFPGA_GPIO2_ADDRESS 0xff70a000 [all …]
|
/openbmc/linux/arch/powerpc/boot/dts/fsl/ |
H A D | p1020rdb.dts | 18 reg = <0 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0x0 0xef000000 0x01000000 22 0x1 0x0 0x0 0xffa00000 0x00040000 23 0x2 0x0 0x0 0xffb00000 0x00020000>; 27 ranges = <0x0 0x0 0xffe00000 0x100000>; 31 ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000 32 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; 33 reg = <0 0xffe09000 0 0x1000>; 34 pcie@0 { 35 ranges = <0x2000000 0x0 0xa0000000 [all …]
|
H A D | p1020rdb_36b.dts | 18 reg = <0xf 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 22 0x1 0x0 0xf 0xffa00000 0x00040000 23 0x2 0x0 0xf 0xffb00000 0x00020000>; 27 ranges = <0x0 0xf 0xffe00000 0x100000>; 31 reg = <0xf 0xffe09000 0 0x1000>; 32 ranges = <0x2000000 0x0 0xc0000000 0xc 0x20000000 0x0 0x20000000 33 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 34 pcie@0 { 35 ranges = <0x2000000 0x0 0xc0000000 [all …]
|
H A D | p2020ds.dts | 19 ranges = <0x0 0x0 0x0 0xe8000000 0x08000000 20 0x1 0x0 0x0 0xe0000000 0x08000000 21 0x2 0x0 0x0 0xffa00000 0x00040000 22 0x3 0x0 0x0 0xffdf0000 0x00008000 23 0x4 0x0 0x0 0xffa40000 0x00040000 24 0x5 0x0 0x0 0xffa80000 0x00040000 25 0x6 0x0 0x0 0xffac0000 0x00040000>; 26 reg = <0 0xffe05000 0 0x1000>; 30 ranges = <0x0 0x0 0xffe00000 0x100000>; 34 ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x20000000 [all …]
|
H A D | mpc8572ds.dts | 19 reg = <0 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0x0 0xe8000000 0x08000000 22 0x1 0x0 0x0 0xe0000000 0x08000000 23 0x2 0x0 0x0 0xffa00000 0x00040000 24 0x3 0x0 0x0 0xffdf0000 0x00008000 25 0x4 0x0 0x0 0xffa40000 0x00040000 26 0x5 0x0 0x0 0xffa80000 0x00040000 27 0x6 0x0 0x0 0xffac0000 0x00040000>; 31 ranges = <0x0 0 0xffe00000 0x100000>; 35 reg = <0 0xffe08000 0 0x1000>; [all …]
|
H A D | mpc8572ds_36b.dts | 19 reg = <0xf 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0xf 0xe8000000 0x08000000 22 0x1 0x0 0xf 0xe0000000 0x08000000 23 0x2 0x0 0xf 0xffa00000 0x00040000 24 0x3 0x0 0xf 0xffdf0000 0x00008000 25 0x4 0x0 0xf 0xffa40000 0x00040000 26 0x5 0x0 0xf 0xffa80000 0x00040000 27 0x6 0x0 0xf 0xffac0000 0x00040000>; 31 ranges = <0x0 0xf 0xffe00000 0x100000>; 35 reg = <0xf 0xffe08000 0 0x1000>; [all …]
|
H A D | mpc8536ds_36b.dts | 17 #size-cells = <0>; 19 PowerPC,8536@0 { 21 reg = <0>; 28 reg = <0 0 0 0>; // Filled by U-Boot 32 reg = <0xf 0xffe05000 0 0x1000>; 34 ranges = <0x0 0x0 0xf 0xe8000000 0x08000000 35 0x2 0x0 0xf 0xffa00000 0x00040000 36 0x3 0x0 0xf 0xffdf0000 0x00008000>; 40 ranges = <0x0 0xf 0xffe00000 0x100000>; 44 reg = <0xf 0xffe08000 0 0x1000>; [all …]
|
H A D | mpc8536ds.dts | 17 #size-cells = <0>; 19 PowerPC,8536@0 { 21 reg = <0>; 28 reg = <0 0 0 0>; // Filled by U-Boot 32 reg = <0 0xffe05000 0 0x1000>; 34 ranges = <0x0 0x0 0x0 0xe8000000 0x08000000 35 0x2 0x0 0x0 0xffa00000 0x00040000 36 0x3 0x0 0x0 0xffdf0000 0x00008000>; 40 ranges = <0x0 0 0xffe00000 0x100000>; 44 reg = <0 0xffe08000 0 0x1000>; [all …]
|
H A D | p2020rdb-pc_32b.dts | 46 reg = <0 0xffe05000 0 0x1000>; 49 ranges = <0x0 0x0 0x0 0xef000000 0x01000000 50 0x1 0x0 0x0 0xff800000 0x00040000 51 0x2 0x0 0x0 0xffb00000 0x00020000 52 0x3 0x0 0x0 0xffa00000 0x00020000>; 56 ranges = <0x0 0x0 0xffe00000 0x100000>; 60 reg = <0 0xffe08000 0 0x1000>; 65 reg = <0 0xffe09000 0 0x1000>; 66 ranges = <0x2000000 0x0 0xe0000000 0 0xa0000000 0x0 0x20000000 67 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; [all …]
|
H A D | p2020rdb-pc_36b.dts | 46 reg = <0xf 0xffe05000 0 0x1000>; 49 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 50 0x1 0x0 0xf 0xff800000 0x00040000 51 0x2 0x0 0xf 0xffb00000 0x00020000 52 0x3 0x0 0xf 0xffa00000 0x00020000>; 56 ranges = <0x0 0xf 0xffe00000 0x100000>; 60 reg = <0xf 0xffe08000 0 0x1000>; 65 reg = <0xf 0xffe09000 0 0x1000>; 66 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 67 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; [all …]
|
H A D | p1020rdb-pc_36b.dts | 45 reg = <0xf 0xffe05000 0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 49 0x1 0x0 0xf 0xff800000 0x00040000 50 0x2 0x0 0xf 0xffb00000 0x00040000 51 0x3 0x0 0xf 0xffa00000 0x00020000>; 55 ranges = <0x0 0xf 0xffe00000 0x100000>; 59 reg = <0xf 0xffe09000 0 0x1000>; 60 ranges = <0x2000000 0x0 0xc0000000 0xc 0x20000000 0x0 0x20000000 61 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 62 pcie@0 { [all …]
|
H A D | p1020rdb-pc_32b.dts | 45 reg = <0 0xffe05000 0 0x1000>; 48 ranges = <0x0 0x0 0x0 0xef000000 0x01000000 49 0x1 0x0 0x0 0xff800000 0x00040000 50 0x2 0x0 0x0 0xffb00000 0x00020000 51 0x3 0x0 0x0 0xffa00000 0x00020000>; 55 ranges = <0x0 0x0 0xffe00000 0x100000>; 59 ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; 61 reg = <0 0xffe09000 0 0x1000>; 62 pcie@0 { [all …]
|
H A D | p1020utm-pc_36b.dts | 45 reg = <0xf 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xec000000 0x02000000 49 0x1 0x0 0xf 0xffa00000 0x00040000 50 0x2 0x0 0xf 0xffb00000 0x00020000>; 54 ranges = <0x0 0xf 0xffe00000 0x100000>; 58 reg = <0xf 0xffe09000 0x0 0x1000>; 59 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xe0000000 [all …]
|
H A D | p1020mbg-pc_36b.dts | 45 reg = <0xf 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xec000000 0x04000000 49 0x1 0x0 0xf 0xffa00000 0x00040000 50 0x2 0x0 0xf 0xffb00000 0x00020000>; 54 ranges = <0x0 0xf 0xffe00000 0x100000>; 58 reg = <0xf 0xffe09000 0x0 0x1000>; 59 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xe0000000 [all …]
|
H A D | p1020utm-pc_32b.dts | 45 reg = <0x0 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0x0 0xec000000 0x02000000 49 0x1 0x0 0x0 0xffa00000 0x00040000 50 0x2 0x0 0x0 0xffb00000 0x00020000>; 54 ranges = <0x0 0x0 0xffe00000 0x100000>; 58 reg = <0x0 0xffe09000 0x0 0x1000>; 59 ranges = <0x2000000 0x0 0xe0000000 0x0 0xa0000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0x0 0xffc10000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xe0000000 [all …]
|
H A D | p1020mbg-pc_32b.dts | 45 reg = <0x0 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0x0 0xec000000 0x04000000 49 0x1 0x0 0x0 0xffa00000 0x00040000 50 0x2 0x0 0x0 0xffb00000 0x00020000>; 54 ranges = <0x0 0x0 0xffe00000 0x100000>; 58 reg = <0x0 0xffe09000 0x0 0x1000>; 59 ranges = <0x2000000 0x0 0xe0000000 0x0 0xa0000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0x0 0xffc10000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xe0000000 [all …]
|
/openbmc/u-boot/arch/sh/include/asm/ |
H A D | cpu_sh7750.h | 14 #define CCR_CACHE_INIT 0x8000090D /* EMODE,ICI,ICE(16k),OCI,P1-wb,OCE(32k) */ 17 #define CCR_CACHE_INIT 0x0000090B 21 #define PTEH 0xFF000000 22 #define PTEL 0xFF000004 23 #define TTB 0xFF000008 24 #define TEA 0xFF00000C 25 #define MMUCR 0xFF000010 26 #define BASRA 0xFF000014 27 #define BASRB 0xFF000018 28 #define CCR 0xFF00001C [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/memory-controllers/fsl/ |
H A D | fsl,ifc.yaml | 21 pattern: "^memory-controller@[0-9a-f]+$" 89 reg = <0x0 0xffe1e000 0 0x2000>; 94 ranges = <0x0 0x0 0x0 0xee000000 0x02000000>, 95 <0x1 0x0 0x0 0xffa00000 0x00010000>, 96 <0x3 0x0 0x0 0xffb00000 0x00020000>; 98 flash@0,0 { 102 reg = <0x0 0x0 0x2000000>; 106 partition@0 { 108 reg = <0x0 0x02000000>;
|