Searched +full:0 +full:xfec10000 (Results 1 – 11 of 11) sorted by relevance
/openbmc/linux/Documentation/devicetree/bindings/bus/ |
H A D | renesas,bsc.yaml | 57 ranges = <0 0 0x20000000>; 58 reg = <0xfec10000 0x400>; 59 interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>;
|
/openbmc/linux/arch/sh/include/mach-ecovec24/mach/ |
H A D | partner-jet-setup.txt | 9 LIST "> RD zImage, 0xa8800000" 10 LIST "> G=0xa8800000" 14 LIST "> RD romImage, 0" 18 EW 0xa4520004, 0xa507 21 ED 0xff000010, 0x00000004 24 ED 0xa4150024, 0x00004000 25 ED 0xa4150000, 0x8E003508 30 ED 0xff800020, 0xa5a50000 31 ED 0xfec10000, 0x00001013 32 ED 0xfec10004, 0x11110400 [all …]
|
/openbmc/linux/arch/sh/include/mach-kfr2r09/mach/ |
H A D | partner-jet-setup.txt | 8 LIST "> RD zImage, 0xa8800000" 9 LIST "> G=0xa8800000" 13 LIST "> RD romImage, 0" 18 EW 0xa4520004, 0xa507 21 ED 0xff00001c, 0x00000800 24 ED 0xff000010, 0x00000004 27 ED 0xff800020, 0xa5a50001 28 ED 0xfec10000, 0x0000001b 33 ED 0xa4150004, 0x00000050 34 ED 0xa4150000, 0x91053508 [all …]
|
/openbmc/u-boot/arch/sh/include/asm/ |
H A D | cpu_sh7723.h | 12 #define CCR_CACHE_INIT 0x0000090d 15 #define TRA 0xFF000020 16 #define EXPEVT 0xFF000024 17 #define INTEVT 0xFF000028 20 #define PTEH 0xFF000000 21 #define PTEL 0xFF000004 22 #define TTB 0xFF000008 23 #define TEA 0xFF00000C 24 #define MMUCR 0xFF000010 25 #define PASCR 0xFF000070 [all …]
|
H A D | cpu_sh7724.h | 12 #define CCR_CACHE_INIT 0x0000090d 15 #define TRA 0xFF000020 16 #define EXPEVT 0xFF000024 17 #define INTEVT 0xFF000028 20 #define PTEH 0xFF000000 21 #define PTEL 0xFF000004 22 #define TTB 0xFF000008 23 #define TEA 0xFF00000C 24 #define MMUCR 0xFF000010 25 #define PASCR 0xFF000070 [all …]
|
H A D | cpu_sh7722.h | 12 #define CCR_CACHE_INIT 0x0000090d 15 #define TRA 0xFF000020 16 #define EXPEVT 0xFF000024 17 #define INTEVT 0xFF000028 20 #define PTEH 0xFF000000 21 #define PTEL 0xFF000004 22 #define TTB 0xFF000008 23 #define TEA 0xFF00000C 24 #define MMUCR 0xFF000010 25 #define PASCR 0xFF000070 [all …]
|
/openbmc/u-boot/arch/arm/mach-rmobile/include/mach/ |
H A D | r8a7740.h | 13 #define MERAM_BASE 0xE5580000 14 #define DDRP_BASE 0xC12A0000 15 #define HPB_BASE 0xE6000000 16 #define RWDT0_BASE 0xE6020000 17 #define RWDT1_BASE 0xE6030000 18 #define GPIO_BASE 0xE6050000 19 #define CMT1_BASE 0xE6138000 20 #define CPG_BASE 0xE6150000 21 #define SYSC_BASE 0xE6180000 22 #define SDHI0_BASE 0xE6850000 [all …]
|
H A D | sh73a0.h | 5 #define GLOBAL_TIMER_BASE_ADDR (0xF0000200) 6 #define MERAM_BASE (0xE5580000) 9 #define GIC_BASE (0xF0000100) 13 #define LIFEC_SEC_SRC (0xE6110008) 16 #define RWDT_BASE (0xE6020000) 19 #define HPB_BASE (0xE6001010) 22 #define HPBSCR_BASE (0xE6001600) 25 #define SBSC1_BASE (0xFE400000) 26 #define SDMRA1A (SBSC1_BASE + 0x100000) 27 #define SDMRA2A (SBSC1_BASE + 0x1C0000) [all …]
|
/openbmc/linux/arch/arm/boot/dts/renesas/ |
H A D | r8a73a4.dtsi | 21 #size-cells = <0>; 23 cpu0: cpu@0 { 26 reg = <0>; 33 L2_CA15: cache-controller-0 { 65 reg = <0 0xe6790000 0 0x10000>; 71 reg = <0 0xe67a0000 0 0x10000>; 77 #size-cells = <0>; 79 reg = <0 0xe60b0000 0 0x428>; 89 reg = <0 0xe6130000 0 0x1004>; 108 reg = <0 0xe61c0000 0 0x200>; [all …]
|
H A D | sh73a0.dtsi | 20 #size-cells = <0>; 22 cpu0: cpu@0 { 25 reg = <0>; 44 reg = <0xf0000200 0x100>; 51 reg = <0xf0000600 0x20>; 60 reg = <0xf0001000 0x1000>, 61 <0xf0000100 0x100>; 66 reg = <0xf0100000 0x1000>; 78 reg = <0xfb400000 0x400>; 87 reg = <0xfe400000 0x400>; [all …]
|
/openbmc/linux/arch/arm64/boot/dts/rockchip/ |
H A D | rk3588s.dtsi | 23 #size-cells = <0>; 58 cpu_l0: cpu@0 { 61 reg = <0x0>; 82 reg = <0x100>; 101 reg = <0x200>; 120 reg = <0x300>; 139 reg = <0x400>; 160 reg = <0x500>; 179 reg = <0x600>; 200 reg = <0x700>; [all …]
|