Searched +full:0 +full:xfe400000 (Results 1 – 13 of 13) sorted by relevance
/openbmc/linux/arch/arm/mach-mv78xx0/ |
H A D | mv78xx0.h | 17 * f0800000 PCIe #0 I/O space 29 * fee00000 f0800000 64K PCIe #0 I/O space 39 #define MV78XX0_CORE0_REGS_PHYS_BASE 0xf1020000 40 #define MV78XX0_CORE1_REGS_PHYS_BASE 0xf1024000 41 #define MV78XX0_CORE_REGS_VIRT_BASE IOMEM(0xfe400000) 42 #define MV78XX0_CORE_REGS_PHYS_BASE 0xfe400000 45 #define MV78XX0_PCIE_IO_PHYS_BASE(i) (0xf0800000 + ((i) << 20)) 48 #define MV78XX0_REGS_PHYS_BASE 0xf1000000 49 #define MV78XX0_REGS_VIRT_BASE IOMEM(0xfec00000) 52 #define MV78XX0_SRAM_PHYS_BASE (0xf2200000) [all …]
|
/openbmc/linux/arch/arm/mach-mmp/ |
H A D | addr-map.h | 15 #define APB_PHYS_BASE 0xd4000000 16 #define APB_VIRT_BASE IOMEM(0xfe000000) 17 #define APB_PHYS_SIZE 0x00200000 19 #define AXI_PHYS_BASE 0xd4200000 20 #define AXI_VIRT_BASE IOMEM(0xfe200000) 21 #define AXI_PHYS_SIZE 0x00200000 23 #define PGU_PHYS_BASE 0xe0000000 24 #define PGU_VIRT_BASE IOMEM(0xfe400000) 25 #define PGU_PHYS_SIZE 0x00100000 27 /* Static Memory Controller - Chip Select 0 and 1 */ [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/memory-controllers/ |
H A D | renesas,dbsc.yaml | 51 reg = <0xfe400000 0x400>;
|
/openbmc/linux/arch/arm/mach-tegra/ |
H A D | iomap.h | 16 #define TEGRA_IRAM_BASE 0x40000000 19 #define TEGRA_ARM_PERIF_BASE 0x50040000 22 #define TEGRA_ARM_INT_DIST_BASE 0x50041000 25 #define TEGRA_TMR1_BASE 0x60005000 28 #define TEGRA_TMR2_BASE 0x60005008 31 #define TEGRA_TMRUS_BASE 0x60005010 34 #define TEGRA_TMR3_BASE 0x60005050 37 #define TEGRA_TMR4_BASE 0x60005058 40 #define TEGRA_CLK_RESET_BASE 0x60006000 43 #define TEGRA_FLOW_CTRL_BASE 0x60007000 [all …]
|
/openbmc/linux/arch/arm/mach-dove/ |
H A D | dove.h | 14 * e0000000 @runtime 128M PCIe-0 Memory space 18 * f2000000 fee00000 1M PCIe-0 I/O space 22 #define DOVE_CESA_PHYS_BASE 0xc8000000 23 #define DOVE_CESA_VIRT_BASE IOMEM(0xfdb00000) 26 #define DOVE_PCIE0_MEM_PHYS_BASE 0xe0000000 29 #define DOVE_PCIE1_MEM_PHYS_BASE 0xe8000000 32 #define DOVE_BOOTROM_PHYS_BASE 0xf8000000 35 #define DOVE_SCRATCHPAD_PHYS_BASE 0xf0000000 36 #define DOVE_SCRATCHPAD_VIRT_BASE IOMEM(0xfdd00000) 39 #define DOVE_SB_REGS_PHYS_BASE 0xf1000000 [all …]
|
/openbmc/u-boot/arch/arm/mach-rmobile/include/mach/ |
H A D | r8a7740.h | 13 #define MERAM_BASE 0xE5580000 14 #define DDRP_BASE 0xC12A0000 15 #define HPB_BASE 0xE6000000 16 #define RWDT0_BASE 0xE6020000 17 #define RWDT1_BASE 0xE6030000 18 #define GPIO_BASE 0xE6050000 19 #define CMT1_BASE 0xE6138000 20 #define CPG_BASE 0xE6150000 21 #define SYSC_BASE 0xE6180000 22 #define SDHI0_BASE 0xE6850000 [all …]
|
H A D | sh73a0.h | 5 #define GLOBAL_TIMER_BASE_ADDR (0xF0000200) 6 #define MERAM_BASE (0xE5580000) 9 #define GIC_BASE (0xF0000100) 13 #define LIFEC_SEC_SRC (0xE6110008) 16 #define RWDT_BASE (0xE6020000) 19 #define HPB_BASE (0xE6001010) 22 #define HPBSCR_BASE (0xE6001600) 25 #define SBSC1_BASE (0xFE400000) 26 #define SDMRA1A (SBSC1_BASE + 0x100000) 27 #define SDMRA2A (SBSC1_BASE + 0x1C0000) [all …]
|
/openbmc/linux/arch/powerpc/boot/dts/fsl/ |
H A D | gef_sbc310.dts | 25 reg = <0x0 0x40000000>; // set by uboot 29 reg = <0xfef05000 0x1000>; 31 ranges = <0 0 0xff000000 0x01000000 // 16MB Boot flash 32 1 0 0xe0000000 0x08000000 // Paged Flash 0 33 2 0 0xe8000000 0x08000000 // Paged Flash 1 34 3 0 0xfc100000 0x00020000 // NVRAM 35 4 0 0xfc000000 0x00010000>; // FPGA 37 /* flash@0,0 is a mirror of part of the memory in flash@1,0 38 flash@0,0 { 40 reg = <0x0 0x0 0x01000000>; [all …]
|
/openbmc/linux/arch/arm/probes/ |
H A D | decode-thumb.c | 20 DECODE_REJECT (0xfe4f0000, 0xe80f0000), 24 DECODE_REJECT (0xffc00000, 0xe8000000), 27 DECODE_REJECT (0xffc00000, 0xe9800000), 30 DECODE_REJECT (0xfe508000, 0xe8008000), 32 DECODE_REJECT (0xfe50c000, 0xe810c000), 34 DECODE_REJECT (0xfe402000, 0xe8002000), 40 DECODE_CUSTOM (0xfe400000, 0xe8000000, PROBES_T32_LDMSTM), 50 DECODE_OR (0xff600000, 0xe8600000), 53 DECODE_EMULATEX (0xff400000, 0xe9400000, PROBES_T32_LDRDSTRD, 54 REGS(NOPCWB, NOSPPC, NOSPPC, 0, 0)), [all …]
|
/openbmc/linux/arch/arm/boot/dts/renesas/ |
H A D | r8a7740.dtsi | 20 #size-cells = <0>; 21 cpu@0 { 24 reg = <0x0>; 35 reg = <0xc2800000 0x1000>, 36 <0xc2000000 0x1000>; 41 reg = <0xf0100000 0x1000>; 53 reg = <0xfe400000 0x400>; 68 reg = <0xfe910000 0x3000>; 77 reg = <0xfe914000 0x3000>; 87 reg = <0xe6138000 0x170>; [all …]
|
H A D | sh73a0.dtsi | 20 #size-cells = <0>; 22 cpu0: cpu@0 { 25 reg = <0>; 44 reg = <0xf0000200 0x100>; 51 reg = <0xf0000600 0x20>; 60 reg = <0xf0001000 0x1000>, 61 <0xf0000100 0x100>; 66 reg = <0xf0100000 0x1000>; 78 reg = <0xfb400000 0x400>; 87 reg = <0xfe400000 0x400>; [all …]
|
/openbmc/linux/arch/sparc/mm/ |
H A D | srmmu.c | 107 { return !(pmd_val(pmd) & 0xFFFFFFF); } in srmmu_pmd_none() 121 #define MSI_MBUS_ARBEN 0xe0001008 /* MBus Arbiter Enable register */ 126 #define MSI_ASYNC_MODE 0x80000000 /* Operate the MSI asynchronously */ 130 __asm__ __volatile__ ("lda [%0] %1, %%g3\n\t" in msi_set_sync() 132 "sta %%g3, [%0] %1\n\t" : : in msi_set_sync() 154 printk(KERN_ERR "Size 0x%x too small for nocache request\n", in __srmmu_get_nocache() 159 printk(KERN_ERR "Size 0x%x unaligned in nocache request\n", in __srmmu_get_nocache() 186 memset(tmp, 0, size); in srmmu_get_nocache() 198 printk("Vaddr %lx is smaller than nocache base 0x%lx\n", in srmmu_free_nocache() 203 printk("Vaddr %lx is bigger than nocache end 0x%lx\n", in srmmu_free_nocache() [all …]
|
/openbmc/linux/arch/arm64/boot/dts/rockchip/ |
H A D | rk356x.dtsi | 50 #size-cells = <0>; 52 cpu0: cpu@0 { 55 reg = <0x0 0x0>; 56 clocks = <&scmi_clk 0>; 65 reg = <0x0 0x100>; 74 reg = <0x0 0x200>; 83 reg = <0x0 0x300>; 90 cpu0_opp_table: opp-table-0 { 140 arm,smc-id = <0x82000010>; 143 #size-cells = <0>; [all …]
|