Searched +full:0 +full:xe000a000 (Results 1 – 16 of 16) sorted by relevance
/openbmc/linux/Documentation/devicetree/bindings/gpio/ |
H A D | gpio-zynq.yaml | 112 interrupts = <0 20 4>; 115 reg = <0xe000a000 0x1000>;
|
/openbmc/linux/arch/powerpc/boot/dts/fsl/ |
H A D | mpc8544ds.dts | 16 reg = <0 0 0 0>; // Filled by U-Boot 20 reg = <0 0xe0005000 0 0x1000>; 22 ranges = <0x0 0x0 0x0 0xff800000 0x800000>; 26 ranges = <0x0 0x0 0xe0000000 0x100000>; 30 reg = <0 0xe0008000 0 0x1000>; 31 ranges = <0x2000000 0x0 0xc0000000 0 0xc0000000 0x0 0x20000000 32 0x1000000 0x0 0x00000000 0 0xe1000000 0x0 0x10000>; 34 interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 37 /* IDSEL 0x11 J17 Slot 1 */ 38 0x8800 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 [all …]
|
H A D | mpc8568mds.dts | 22 reg = <0x0 0x0 0x0 0x0>; 26 reg = <0x0 0xe0005000 0x0 0x1000>; 27 ranges = <0x0 0x0 0xfe000000 0x02000000 28 0x1 0x0 0xf8000000 0x00008000 29 0x2 0x0 0xf0000000 0x04000000 30 0x4 0x0 0xf8008000 0x00008000 31 0x5 0x0 0xf8010000 0x00008000>; 33 nor@0,0 { 37 reg = <0x0 0x0 0x02000000>; 42 bcsr@1,0 { [all …]
|
H A D | mpc8569mds.dts | 30 reg = <0x0 0xe0005000 0x0 0x1000>; 32 ranges = <0x0 0x0 0x0 0xfe000000 0x02000000 33 0x1 0x0 0x0 0xf8000000 0x00008000 34 0x2 0x0 0x0 0xf0000000 0x04000000 35 0x3 0x0 0x0 0xfc000000 0x00008000 36 0x4 0x0 0x0 0xf8008000 0x00008000 37 0x5 0x0 0x0 0xf8010000 0x00008000>; 39 nor@0,0 { 43 reg = <0x0 0x0 0x02000000>; 46 partition@0 { [all …]
|
/openbmc/u-boot/board/xilinx/zynq/zynq-zc702/ |
H A D | ps7_init_gpl.c | 19 // .. UNLOCK_KEY = 0XDF0D 20 // .. ==> 0XF8000008[15:0] = 0x0000DF0DU 21 // .. ==> MASK : 0x0000FFFFU VAL : 0x0000DF0DU 23 EMIT_MASKWRITE(0XF8000008, 0x0000FFFFU ,0x0000DF0DU), 27 // .. .. PLL_RES = 0x2 28 // .. .. ==> 0XF8000110[7:4] = 0x00000002U 29 // .. .. ==> MASK : 0x000000F0U VAL : 0x00000020U 30 // .. .. PLL_CP = 0x2 31 // .. .. ==> 0XF8000110[11:8] = 0x00000002U 32 // .. .. ==> MASK : 0x00000F00U VAL : 0x00000200U [all …]
|
/openbmc/u-boot/board/xilinx/zynq/zynq-zc770-xm012/ |
H A D | ps7_init_gpl.c | 9 EMIT_MASKWRITE(0xF8000008, 0x0000FFFFU, 0x0000DF0DU), 10 EMIT_MASKWRITE(0xF8000110, 0x003FFFF0U, 0x000FA220U), 11 EMIT_MASKWRITE(0xF8000100, 0x0007F000U, 0x00028000U), 12 EMIT_MASKWRITE(0xF8000100, 0x00000010U, 0x00000010U), 13 EMIT_MASKWRITE(0xF8000100, 0x00000001U, 0x00000001U), 14 EMIT_MASKWRITE(0xF8000100, 0x00000001U, 0x00000000U), 15 EMIT_MASKPOLL(0xF800010C, 0x00000001U), 16 EMIT_MASKWRITE(0xF8000100, 0x00000010U, 0x00000000U), 17 EMIT_MASKWRITE(0xF8000120, 0x1F003F30U, 0x1F000200U), 18 EMIT_MASKWRITE(0xF8000114, 0x003FFFF0U, 0x0012C220U), [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | zynq-7000.dtsi | 16 #size-cells = <0>; 18 cpu0: cpu@0 { 21 reg = <0>; 50 interrupts = <0 5 4>, <0 6 4>; 52 reg = <0xf8891000 0x1000>, 53 <0xf8893000 0x1000>; 75 reg = <0xf8007100 0x20>; 76 interrupts = <0 7 4>; 86 reg = <0xe0008000 0x1000>; 87 interrupts = <0 28 4>; [all …]
|
/openbmc/linux/arch/powerpc/boot/dts/ |
H A D | mpc8377_wlan.dts | 28 #size-cells = <0>; 30 PowerPC,8377@0 { 32 reg = <0x0>; 37 timebase-frequency = <0>; 38 bus-frequency = <0>; 39 clock-frequency = <0>; 45 reg = <0x00000000 0x20000000>; // 512MB at 0 52 reg = <0xe0005000 0x1000>; 53 interrupts = <77 0x8>; 55 ranges = <0x0 0x0 0xfc000000 0x04000000>; [all …]
|
H A D | mpc8315erdb.dts | 27 #size-cells = <0>; 29 PowerPC,8315@0 { 31 reg = <0x0>; 36 timebase-frequency = <0>; // from bootloader 37 bus-frequency = <0>; // from bootloader 38 clock-frequency = <0>; // from bootloader 44 reg = <0x00000000 0x08000000>; // 128MB at 0 51 reg = <0xe0005000 0x1000>; 52 interrupts = <77 0x8>; 58 ranges = <0x0 0x0 0xfe000000 0x00800000 [all …]
|
H A D | mpc8377_rdb.dts | 27 #size-cells = <0>; 29 PowerPC,8377@0 { 31 reg = <0x0>; 36 timebase-frequency = <0>; 37 bus-frequency = <0>; 38 clock-frequency = <0>; 44 reg = <0x00000000 0x10000000>; // 256MB at 0 51 reg = <0xe0005000 0x1000>; 52 interrupts = <77 0x8>; 58 ranges = <0x0 0x0 0xfe000000 0x00800000 [all …]
|
H A D | mpc8378_rdb.dts | 27 #size-cells = <0>; 29 PowerPC,8378@0 { 31 reg = <0x0>; 36 timebase-frequency = <0>; 37 bus-frequency = <0>; 38 clock-frequency = <0>; 44 reg = <0x00000000 0x10000000>; // 256MB at 0 51 reg = <0xe0005000 0x1000>; 52 interrupts = <77 0x8>; 58 ranges = <0x0 0x0 0xfe000000 0x00800000 [all …]
|
H A D | tqm8548.dts | 31 #size-cells = <0>; 33 PowerPC,8548@0 { 35 reg = <0>; 38 d-cache-size = <0x8000>; // L1, 32K 39 i-cache-size = <0x8000>; // L1, 32K 46 reg = <0x00000000 0x00000000>; // Filled in by U-Boot 53 ranges = <0x0 0xe0000000 0x100000>; 54 bus-frequency = <0>; 57 ecm-law@0 { 59 reg = <0x0 0x1000>; [all …]
|
/openbmc/linux/arch/arm/boot/dts/xilinx/ |
H A D | zynq-7000.dtsi | 13 #size-cells = <0>; 15 cpu0: cpu@0 { 18 reg = <0>; 47 interrupts = <0 5 4>, <0 6 4>; 49 reg = <0xf8891000 0x1000>, 50 <0xf8893000 0x1000>; 69 #size-cells = <0>; 72 port@0 { 73 reg = <0>; 104 reg = <0xf8007100 0x20>; [all …]
|
/openbmc/qemu/hw/arm/ |
H A D | xilinx_zynq.c | 59 #define MPCORE_PERIPHBASE 0xF8F00000 60 #define ZYNQ_BOARD_MIDR 0x413FC090 66 #define BOARD_SETUP_ADDR 0x100 68 #define SLCR_LOCK_OFFSET 0x004 69 #define SLCR_UNLOCK_OFFSET 0x008 70 #define SLCR_ARM_PLL_OFFSET 0x100 72 #define SLCR_XILINX_UNLOCK_KEY 0xdf0d 73 #define SLCR_XILINX_LOCK_KEY 0x767b 75 #define ZYNQ_SDHCI_CAPABILITIES 0x69ec0080 /* Datasheet: UG585 (v1.12.1) */ 77 #define ARMV7_IMM16(x) (extract32((x), 0, 12) | \ [all …]
|
/openbmc/u-boot/board/xilinx/zynq/zynq-zc706/ |
H A D | ps7_init_gpl.c | 19 // .. UNLOCK_KEY = 0XDF0D 20 // .. ==> 0XF8000008[15:0] = 0x0000DF0DU 21 // .. ==> MASK : 0x0000FFFFU VAL : 0x0000DF0DU 23 EMIT_MASKWRITE(0XF8000008, 0x0000FFFFU ,0x0000DF0DU), 27 // .. .. PLL_RES = 0x2 28 // .. .. ==> 0XF8000110[7:4] = 0x00000002U 29 // .. .. ==> MASK : 0x000000F0U VAL : 0x00000020U 30 // .. .. PLL_CP = 0x2 31 // .. .. ==> 0XF8000110[11:8] = 0x00000002U 32 // .. .. ==> MASK : 0x00000F00U VAL : 0x00000200U [all …]
|
/openbmc/u-boot/board/xilinx/zynq/zynq-microzed/ |
H A D | ps7_init_gpl.c | 19 // .. UNLOCK_KEY = 0XDF0D 20 // .. ==> 0XF8000008[15:0] = 0x0000DF0DU 21 // .. ==> MASK : 0x0000FFFFU VAL : 0x0000DF0DU 23 EMIT_MASKWRITE(0XF8000008, 0x0000FFFFU ,0x0000DF0DU), 27 // .. .. PLL_RES = 0x2 28 // .. .. ==> 0XF8000110[7:4] = 0x00000002U 29 // .. .. ==> MASK : 0x000000F0U VAL : 0x00000020U 30 // .. .. PLL_CP = 0x2 31 // .. .. ==> 0XF8000110[11:8] = 0x00000002U 32 // .. .. ==> MASK : 0x00000F00U VAL : 0x00000200U [all …]
|