/openbmc/linux/Documentation/devicetree/bindings/spi/ |
H A D | omap-spi.yaml | 109 reg = <0x2100000 0x400>; 114 #size-cells = <0>; 115 dmas = <&main_udmap 0xc500>, <&main_udmap 0x4500>;
|
/openbmc/linux/sound/soc/codecs/ |
H A D | rt1017-sdca-sdw.c | 27 case 0x2f55: in rt1017_sdca_readable_register() 28 case 0x3206: in rt1017_sdca_readable_register() 29 case 0xc000: in rt1017_sdca_readable_register() 30 case 0xc001: in rt1017_sdca_readable_register() 31 case 0xc022: in rt1017_sdca_readable_register() 32 case 0xc030: in rt1017_sdca_readable_register() 33 case 0xc104: in rt1017_sdca_readable_register() 34 case 0xc10b: in rt1017_sdca_readable_register() 35 case 0xc10c: in rt1017_sdca_readable_register() 36 case 0xc110: in rt1017_sdca_readable_register() [all …]
|
H A D | rt1017-sdca-sdw.h | 18 #define FUNC_NUM_SMART_AMP 0x04 21 #define RT1017_SDCA_ENT_PDE23 0x31 22 #define RT1017_SDCA_ENT_PDE22 0x33 23 #define RT1017_SDCA_ENT_CS21 0x21 24 #define RT1017_SDCA_ENT_SAPU29 0x29 25 #define RT1017_SDCA_ENT_XU22 0x22 26 #define RT1017_SDCA_ENT_FU 0x03 27 #define RT1017_SDCA_ENT_UDMPU21 0x02 30 #define RT1017_SDCA_CTL_FS_INDEX 0x10 31 #define RT1017_SDCA_CTL_REQ_POWER_STATE 0x01 [all …]
|
/openbmc/linux/drivers/dma/ti/ |
H A D | k3-psil-am62.c | 73 PSIL_SAUL(0x7504, 20, 35, 8, 35, 0), 74 PSIL_SAUL(0x7505, 21, 35, 8, 36, 0), 75 PSIL_SAUL(0x7506, 22, 43, 8, 43, 0), 76 PSIL_SAUL(0x7507, 23, 43, 8, 44, 0), 78 PSIL_PDMA_XY_PKT(0x4300), 79 PSIL_PDMA_XY_PKT(0x4301), 80 PSIL_PDMA_XY_PKT(0x4302), 81 PSIL_PDMA_XY_PKT(0x4303), 82 PSIL_PDMA_XY_PKT(0x4304), 83 PSIL_PDMA_XY_PKT(0x4305), [all …]
|
H A D | k3-psil-am62a.c | 83 PSIL_SAUL(0x7504, 20, 35, 8, 35, 0), 84 PSIL_SAUL(0x7505, 21, 35, 8, 36, 0), 85 PSIL_SAUL(0x7506, 22, 43, 8, 43, 0), 86 PSIL_SAUL(0x7507, 23, 43, 8, 44, 0), 88 PSIL_PDMA_XY_PKT(0x4300), 89 PSIL_PDMA_XY_PKT(0x4301), 90 PSIL_PDMA_XY_PKT(0x4302), 91 PSIL_PDMA_XY_PKT(0x4303), 92 PSIL_PDMA_XY_PKT(0x4304), 93 PSIL_PDMA_XY_PKT(0x4305), [all …]
|
H A D | k3-psil-am64.c | 66 PSIL_SAUL(0x4000, 17, 32, 8, 32, 0), 67 PSIL_SAUL(0x4001, 18, 32, 8, 33, 0), 68 PSIL_SAUL(0x4002, 19, 40, 8, 40, 0), 69 PSIL_SAUL(0x4003, 20, 40, 8, 41, 0), 71 PSIL_ETHERNET(0x4100, 21, 48, 16), 72 PSIL_ETHERNET(0x4101, 22, 64, 16), 73 PSIL_ETHERNET(0x4102, 23, 80, 16), 74 PSIL_ETHERNET(0x4103, 24, 96, 16), 76 PSIL_ETHERNET(0x4200, 25, 112, 16), 77 PSIL_ETHERNET(0x4201, 26, 128, 16), [all …]
|
H A D | k3-psil-j721e.c | 72 PSIL_SA2UL(0x4000, 0), 73 PSIL_SA2UL(0x4001, 0), 74 PSIL_SA2UL(0x4002, 0), 75 PSIL_SA2UL(0x4003, 0), 77 PSIL_ETHERNET(0x4100), 78 PSIL_ETHERNET(0x4101), 79 PSIL_ETHERNET(0x4102), 80 PSIL_ETHERNET(0x4103), 82 PSIL_ETHERNET(0x4200), 83 PSIL_ETHERNET(0x4201), [all …]
|
/openbmc/linux/drivers/media/dvb-frontends/ |
H A D | stv6111.c | 37 { 2572, 0 }, 73 { 1548, 0 }, 109 { 4870, 0x3000 }, 110 { 4850, 0x3C00 }, 111 { 4800, 0x4500 }, 112 { 4750, 0x4800 }, 113 { 4700, 0x4B00 }, 114 { 4650, 0x4D00 }, 115 { 4600, 0x4F00 }, 116 { 4550, 0x5100 }, [all …]
|
/openbmc/linux/include/linux/mfd/ |
H A D | idt8a340_reg.h | 3 * Based on 5.2.0, Family Programming Guide (Sept 30, 2020) 10 #define PAGE_ADDR_BASE 0x0000 11 #define PAGE_ADDR 0x00fc 13 #define HW_REVISION 0x8180 14 #define REV_ID 0x007a 16 #define HW_DPLL_0 (0x8a00) 17 #define HW_DPLL_1 (0x8b00) 18 #define HW_DPLL_2 (0x8c00) 19 #define HW_DPLL_3 (0x8d00) 20 #define HW_DPLL_4 (0x8e00) [all …]
|
/openbmc/linux/arch/arm64/boot/dts/ti/ |
H A D | k3-am62-main.dtsi | 11 reg = <0x00 0x70000000 0x00 0x10000>; 14 ranges = <0x0 0x00 0x70000000 0x10000>; 24 reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */ 25 <0x00 0x01880000 0x00 0xc0000>, /* GICR */ 26 <0x00 0x01880000 0x00 0xc0000>, /* GICR */ 27 <0x01 0x00000000 0x00 0x2000>, /* GICC */ 28 <0x01 0x00010000 0x00 0x1000>, /* GICH */ 29 <0x01 0x00020000 0x00 0x2000>; /* GICV */ 38 reg = <0x00 0x01820000 0x00 0x10000>; 39 socionext,synquacer-pre-its = <0x1000000 0x400000>; [all …]
|
H A D | k3-am65-main.dtsi | 12 reg = <0x0 0x70000000 0x0 0x200000>; 15 ranges = <0x0 0x0 0x70000000 0x200000>; 17 atf-sram@0 { 18 reg = <0x0 0x20000>; 22 reg = <0xf0000 0x10000>; 26 reg = <0x100000 0x100000>; 37 reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */ 38 <0x00 0x01880000 0x00 0x90000>, /* GICR */ 39 <0x00 0x6f000000 0x00 0x2000>, /* GICC */ 40 <0x00 0x6f010000 0x00 0x1000>, /* GICH */ [all …]
|
H A D | k3-am64-main.dtsi | 13 #clock-cells = <0>; 15 clock-frequency = <0>; 22 reg = <0x00 0x70000000 0x00 0x200000>; 25 ranges = <0x0 0x00 0x70000000 0x200000>; 28 reg = <0x1c0000 0x20000>; 32 reg = <0x1e0000 0x1c000>; 36 reg = <0x1fc000 0x4000>; 42 reg = <0x0 0x43000000 0x0 0x20000>; 45 ranges = <0x0 0x0 0x43000000 0x20000>; 49 reg = <0x00000014 0x4>; [all …]
|
H A D | k3-j721e-main.dtsi | 15 #clock-cells = <0>; 17 clock-frequency = <0>; 21 #clock-cells = <0>; 23 clock-frequency = <0>; 30 reg = <0x0 0x70000000 0x0 0x800000>; 33 ranges = <0x0 0x0 0x70000000 0x800000>; 35 atf-sram@0 { 36 reg = <0x0 0x20000>; 42 reg = <0 0x00100000 0 0x1c000>; /* excludes pinctrl region */ 45 ranges = <0x0 0x0 0x00100000 0x1c000>; [all …]
|
/openbmc/linux/drivers/media/i2c/ |
H A D | rdacm20.c | 32 #define OV10635_I2C_ADDRESS 0x30 34 #define OV10635_SOFTWARE_RESET 0x0103 35 #define OV10635_PID 0x300a 36 #define OV10635_VER 0x300b 37 #define OV10635_SC_CMMN_SCCB_ID 0x300c 38 #define OV10635_SC_CMMN_SCCB_ID_SELECT BIT(0) 39 #define OV10635_VERSION 0xa635 66 { 0x301b, 0xff }, { 0x301c, 0xff }, { 0x301a, 0xff }, { 0x3011, 0x42 }, 67 { 0x6900, 0x0c }, { 0x6901, 0x19 }, { 0x3503, 0x10 }, { 0x3025, 0x03 }, 68 { 0x3003, 0x16 }, { 0x3004, 0x30 }, { 0x3005, 0x40 }, { 0x3006, 0x91 }, [all …]
|
/openbmc/qemu/target/sh4/ |
H A D | translate.c | 56 #define UNALIGN(C) 0 97 for (i = 0; i < 24; i++) { in sh4_translate_init() 153 for (i = 0; i < 32; i++) in sh4_translate_init() 164 qemu_fprintf(f, "pc=0x%08x sr=0x%08x pr=0x%08x fpscr=0x%08x\n", in superh_cpu_dump_state() 166 qemu_fprintf(f, "spc=0x%08x ssr=0x%08x gbr=0x%08x vbr=0x%08x\n", in superh_cpu_dump_state() 168 qemu_fprintf(f, "sgr=0x%08x dbr=0x%08x delayed_pc=0x%08x fpul=0x%08x\n", in superh_cpu_dump_state() 170 for (i = 0; i < 24; i += 4) { in superh_cpu_dump_state() 171 qemu_fprintf(f, "r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n", in superh_cpu_dump_state() 176 qemu_fprintf(f, "in delay slot (delayed_pc=0x%08x)\n", in superh_cpu_dump_state() 179 qemu_fprintf(f, "in conditional delay slot (delayed_pc=0x%08x)\n", in superh_cpu_dump_state() [all …]
|
/openbmc/qemu/target/s390x/tcg/ |
H A D | insn-data.h.inc | 26 C(0x1a00, AR, RR_a, Z, r1, r2, new, r1_32, add, adds32) 27 C(0xb9f8, ARK, RRF_a, DO, r2, r3, new, r1_32, add, adds32) 28 C(0x5a00, A, RX_a, Z, r1, m2_32s, new, r1_32, add, adds32) 29 C(0xe35a, AY, RXY_a, LD, r1, m2_32s, new, r1_32, add, adds32) 30 C(0xb908, AGR, RRE, Z, r1, r2, r1, 0, add, adds64) 31 C(0xb918, AGFR, RRE, Z, r1, r2_32s, r1, 0, add, adds64) 32 C(0xb9e8, AGRK, RRF_a, DO, r2, r3, r1, 0, add, adds64) 33 C(0xe308, AG, RXY_a, Z, r1, m2_64, r1, 0, add, adds64) 34 C(0xe318, AGF, RXY_a, Z, r1, m2_32s, r1, 0, add, adds64) 35 F(0xb30a, AEBR, RRE, Z, e1, e2, new, e1, aeb, f32, IF_BFP) [all …]
|
/openbmc/linux/Documentation/networking/ |
H A D | arcnet-hardware.rst | 269 values in the Linux ARCnet driver are only from 0x200 through 0x3F0. (If 272 a doc I got from Novell, MS Windows prefers values of 0x300 or more, 274 this may be because, if your card is at 0x2E0, probing for a serial port 275 at 0x2E8 will reset the card and probably mess things up royally. 277 - Avery's favourite: 0x300. 292 IRQ 0 Timer 0 (Not on bus) 340 Anything less than 0xA0000 is, well, a BAD idea since it isn't above 343 - Avery's favourite: 0xD0000 346 address from 0 to 255. Unlike Ethernet, you can set this address 349 on a network. DON'T use 0 or 255, since these are reserved (although [all …]
|
/openbmc/linux/drivers/net/wireless/realtek/rtw89/ |
H A D | reg.h | 8 #define R_AX_SYS_WL_EFUSE_CTRL 0x000A 11 #define R_AX_SYS_ISO_CTRL 0x0000 17 #define R_AX_SYS_FUNC_EN 0x0002 19 #define B_AX_FEN_BBRSTB BIT(0) 21 #define R_AX_SYS_PW_CTRL 0x0004 36 #define R_AX_SYS_CLK_CTRL 0x0008 39 #define R_AX_SYS_SWR_CTRL1 0x0010 42 #define R_AX_SYS_ADIE_PAD_PWR_CTRL 0x0018 46 #define R_AX_RSV_CTRL 0x001C 50 #define R_AX_AFE_LDO_CTRL 0x0020 [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/nbio/ |
H A D | nbio_7_9_0_offset.h | 29 // base address: 0x0 30 …BIF_BX0_PCIE_INDEX 0x000c 31 …e regBIF_BX0_PCIE_INDEX_BASE_IDX 0 32 …BIF_BX0_PCIE_DATA 0x000d 33 …e regBIF_BX0_PCIE_DATA_BASE_IDX 0 34 …BIF_BX0_PCIE_INDEX2 0x000e 35 …e regBIF_BX0_PCIE_INDEX2_BASE_IDX 0 36 …BIF_BX0_PCIE_DATA2 0x000f 37 …e regBIF_BX0_PCIE_DATA2_BASE_IDX 0 38 …BIF_BX0_PCIE_INDEX_HI 0x0010 [all …]
|
H A D | nbio_4_3_0_offset.h | 29 // base address: 0x0 30 …BIF_BX0_PCIE_INDEX 0x000c 31 …e regBIF_BX0_PCIE_INDEX_BASE_IDX 0 32 …BIF_BX0_PCIE_DATA 0x000d 33 …e regBIF_BX0_PCIE_DATA_BASE_IDX 0 34 …BIF_BX0_PCIE_INDEX2 0x000e 35 …e regBIF_BX0_PCIE_INDEX2_BASE_IDX 0 36 …BIF_BX0_PCIE_DATA2 0x000f 37 …e regBIF_BX0_PCIE_DATA2_BASE_IDX 0 38 …BIF_BX0_PCIE_INDEX_HI 0x0010 [all …]
|
H A D | nbio_7_2_0_offset.h | 26 // base address: 0x0 27 …BIF_CFG_DEV0_RC_VENDOR_ID 0x0000 28 …BIF_CFG_DEV0_RC_DEVICE_ID 0x0002 29 …BIF_CFG_DEV0_RC_COMMAND 0x0004 30 …BIF_CFG_DEV0_RC_STATUS 0x0006 31 …BIF_CFG_DEV0_RC_REVISION_ID 0x0008 32 …BIF_CFG_DEV0_RC_PROG_INTERFACE 0x0009 33 …BIF_CFG_DEV0_RC_SUB_CLASS 0x000a 34 …BIF_CFG_DEV0_RC_BASE_CLASS 0x000b 35 …BIF_CFG_DEV0_RC_CACHE_LINE 0x000c [all …]
|
H A D | nbio_7_7_0_offset.h | 29 // base address: 0x0 30 …NBCFG_SCRATCH_4 0x0078 34 // base address: 0x0 35 …BIF_CFG_DEV0_RC_VENDOR_ID 0x0000 36 …BIF_CFG_DEV0_RC_DEVICE_ID 0x0002 37 …BIF_CFG_DEV0_RC_COMMAND 0x0004 38 …BIF_CFG_DEV0_RC_STATUS 0x0006 39 …BIF_CFG_DEV0_RC_REVISION_ID 0x0008 40 …BIF_CFG_DEV0_RC_PROG_INTERFACE 0x0009 41 …BIF_CFG_DEV0_RC_SUB_CLASS 0x000a [all …]
|
/openbmc/linux/fs/nls/ |
H A D | nls_cp949.c | 17 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x00-0x07 */ 18 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x08-0x0F */ 19 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x10-0x17 */ 20 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x18-0x1F */ 21 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x20-0x27 */ 22 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x28-0x2F */ 23 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x30-0x37 */ 24 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x38-0x3F */ 25 0x0000,0xAC02,0xAC03,0xAC05,0xAC06,0xAC0B,0xAC0C,0xAC0D,/* 0x40-0x47 */ 26 0xAC0E,0xAC0F,0xAC18,0xAC1E,0xAC1F,0xAC21,0xAC22,0xAC23,/* 0x48-0x4F */ [all …]
|