/openbmc/linux/drivers/media/pci/tw5864/ |
H A D | tw5864-video.c | 20 0x3333, 0x1f82, 0x3333, 0x1f82, 0x1f82, 0x147b, 0x1f82, 0x147b, 21 0x3333, 0x1f82, 0x3333, 0x1f82, 0x1f82, 0x147b, 0x1f82, 0x147b, 22 0x2e8c, 0x1d42, 0x2e8c, 0x1d42, 0x1d42, 0x1234, 0x1d42, 0x1234, 23 0x2e8c, 0x1d42, 0x2e8c, 0x1d42, 0x1d42, 0x1234, 0x1d42, 0x1234, 24 0x2762, 0x199a, 0x2762, 0x199a, 0x199a, 0x1062, 0x199a, 0x1062, 25 0x2762, 0x199a, 0x2762, 0x199a, 0x199a, 0x1062, 0x199a, 0x1062, 26 0x2492, 0x16c1, 0x2492, 0x16c1, 0x16c1, 0x0e3f, 0x16c1, 0x0e3f, 27 0x2492, 0x16c1, 0x2492, 0x16c1, 0x16c1, 0x0e3f, 0x16c1, 0x0e3f, 28 0x2000, 0x147b, 0x2000, 0x147b, 0x147b, 0x0d1b, 0x147b, 0x0d1b, 29 0x2000, 0x147b, 0x2000, 0x147b, 0x147b, 0x0d1b, 0x147b, 0x0d1b, [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/sound/ |
H A D | wlf,wm8962.yaml | 29 const: 0 74 within [0x0, 0xffff] are valid. Any other value is regarded as setting 75 the GPIO register to its reset value 0x0. 101 #size-cells = <0>; 105 reg = <0x1a>; 116 0x0000 /* 0:Default */ 117 0x0000 /* 1:Default */ 118 0x0013 /* 2:FN_DMICCLK */ 119 0x0000 /* 3:Default */ 120 0x8014 /* 4:FN_DMICCDAT */ [all …]
|
/openbmc/linux/drivers/media/platform/nuvoton/ |
H A D | npcm-regs.h | 12 #define VCD_DIFF_TBL 0x0000 13 #define VCD_FBA_ADR 0x8000 14 #define VCD_FBB_ADR 0x8004 16 #define VCD_FB_LP 0x8008 17 #define VCD_FBA_LP GENMASK(15, 0) 20 #define VCD_CAP_RES 0x800c 21 #define VCD_CAP_RES_VERT_RES GENMASK(10, 0) 24 #define VCD_MODE 0x8014 25 #define VCD_MODE_VCDE BIT(0) 30 #define VCD_CMD 0x8018 [all …]
|
/openbmc/linux/arch/m68k/include/uapi/asm/ |
H A D | bootinfo-mac.h | 14 #define BI_MAC_MODEL 0x8000 /* Mac Gestalt ID (model type) */ 15 #define BI_MAC_VADDR 0x8001 /* Mac video base address */ 16 #define BI_MAC_VDEPTH 0x8002 /* Mac video depth */ 17 #define BI_MAC_VROW 0x8003 /* Mac video rowbytes */ 18 #define BI_MAC_VDIM 0x8004 /* Mac video dimensions */ 19 #define BI_MAC_VLOGICAL 0x8005 /* Mac video logical base */ 20 #define BI_MAC_SCCBASE 0x8006 /* Mac SCC base address */ 21 #define BI_MAC_BTIME 0x8007 /* Mac boot time */ 22 #define BI_MAC_GMTBIAS 0x8008 /* Mac GMT timezone offset */ 23 #define BI_MAC_MEMSIZE 0x8009 /* Mac RAM size (sanity check) */ [all …]
|
/openbmc/qemu/include/standard-headers/asm-m68k/ |
H A D | bootinfo-mac.h | 14 #define BI_MAC_MODEL 0x8000 /* Mac Gestalt ID (model type) */ 15 #define BI_MAC_VADDR 0x8001 /* Mac video base address */ 16 #define BI_MAC_VDEPTH 0x8002 /* Mac video depth */ 17 #define BI_MAC_VROW 0x8003 /* Mac video rowbytes */ 18 #define BI_MAC_VDIM 0x8004 /* Mac video dimensions */ 19 #define BI_MAC_VLOGICAL 0x8005 /* Mac video logical base */ 20 #define BI_MAC_SCCBASE 0x8006 /* Mac SCC base address */ 21 #define BI_MAC_BTIME 0x8007 /* Mac boot time */ 22 #define BI_MAC_GMTBIAS 0x8008 /* Mac GMT timezone offset */ 23 #define BI_MAC_MEMSIZE 0x8009 /* Mac RAM size (sanity check) */ [all …]
|
/openbmc/qemu/target/tricore/ |
H A D | csfr.h.inc | 9 A(0xfe00, PCXI, TRICORE_FEATURE_13) 10 A(0xfe08, PC, TRICORE_FEATURE_13) 11 A(0xfe14, SYSCON, TRICORE_FEATURE_13) 12 R(0xfe18, CPU_ID, TRICORE_FEATURE_13) 13 R(0xfe1c, CORE_ID, TRICORE_FEATURE_161) 14 E(0xfe20, BIV, TRICORE_FEATURE_13) 15 E(0xfe24, BTV, TRICORE_FEATURE_13) 16 E(0xfe28, ISP, TRICORE_FEATURE_13) 17 A(0xfe2c, ICR, TRICORE_FEATURE_13) 18 A(0xfe38, FCX, TRICORE_FEATURE_13) [all …]
|
/openbmc/linux/drivers/mmc/host/ |
H A D | sdhci-bcm-kona.c | 19 #define SDHCI_SOFT_RESET 0x01000000 20 #define KONA_SDHOST_CORECTRL 0x8000 21 #define KONA_SDHOST_CD_PINCTRL 0x00000008 22 #define KONA_SDHOST_STOP_HCLK 0x00000004 23 #define KONA_SDHOST_RESET 0x00000002 24 #define KONA_SDHOST_EN 0x00000001 26 #define KONA_SDHOST_CORESTAT 0x8004 27 #define KONA_SDHOST_WP 0x00000002 28 #define KONA_SDHOST_CD_SW 0x00000001 30 #define KONA_SDHOST_COREIMR 0x8008 [all …]
|
/openbmc/linux/drivers/media/usb/dvb-usb/ |
H A D | dibusb-common.c | 19 #define deb_info(args...) dprintk(debug,0x01,args) 27 if (st->ops.fifo_ctrl(adap->fe_adap[0].fe, onoff)) { in dibusb_streaming_ctrl() 32 return 0; in dibusb_streaming_ctrl() 41 st->ops.pid_ctrl(adap->fe_adap[0].fe, in dibusb_pid_filter() 44 return 0; in dibusb_pid_filter() 53 if (st->ops.pid_parse(adap->fe_adap[0].fe, onoff) < 0) in dibusb_pid_filter_ctrl() 56 return 0; in dibusb_pid_filter_ctrl() 69 b[0] = DIBUSB_REQ_SET_IOCTL; in dibusb_power_ctrl() 92 if ((ret = dibusb_streaming_ctrl(adap,onoff)) < 0) in dibusb2_0_streaming_ctrl() 96 b[0] = DIBUSB_REQ_SET_STREAMING_MODE; in dibusb2_0_streaming_ctrl() [all …]
|
/openbmc/linux/drivers/scsi/qla2xxx/ |
H A D | qla_mr.h | 14 #define PCI_DEVICE_ID_QLOGIC_ISPF001 0xF001 18 #define FX00_COMMAND_TYPE_7 0x07 /* Command Type 7 entry for 7XXX */ 53 #define STATUS_TYPE_FX00 0x01 /* Status entry. */ 80 #define MULTI_STATUS_TYPE_FX00 0x0D 91 #define TSK_MGMT_IOCB_TYPE_FX00 0x05 116 #define ABORT_IOCB_TYPE_FX00 0x08 /* Abort IOCB status. */ 136 #define IOCTL_IOSB_TYPE_FX00 0x0C 159 #define STATUS_CONT_TYPE_FX00 0x04 161 #define FX00_IOCB_TYPE 0x0B 203 #define QLAFX00_LINK_STATUS_DOWN 0x10 [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | imx6-logicpd-baseboard.dtsi | 49 gpios = <&pcf8575 0 GPIO_ACTIVE_LOW>; 87 pinctrl-0 = <&pinctrl_led0>; 110 reg_usb_otg_vbus: regulator-otg-vbus@0 { 128 pinctrl-0 = <&pinctrl_reg_3v3>; 140 pinctrl-0 = <&pinctrl_enet_pwr>; 153 pinctrl-0 = <&pinctrl_reg_audio>; 166 pinctrl-0 = <&pinctrl_reg_hdmi>; 178 pinctrl-0 = <&pinctrl_reg_uart3>; 189 pinctrl-0 = <&pinctrl_reg_1v8>; 201 pinctrl-0 = <&pinctrl_pcie_reg>; [all …]
|
H A D | imx6qdl-sabresd.dtsi | 20 reg = <0x10000000 0x40000000>; 26 #size-cells = <0>; 28 reg_usb_otg_vbus: regulator@0 { 30 reg = <0>; 34 gpio = <&gpio3 22 0>; 45 gpio = <&gpio1 29 0>; 54 gpio = <&gpio4 10 0>; 62 pinctrl-0 = <&pinctrl_pcie_reg>; 66 gpio = <&gpio3 19 0>; 74 pinctrl-0 = <&pinctrl_gpio_keys>; [all …]
|
/openbmc/linux/drivers/gpio/ |
H A D | gpio-pch.c | 14 #define PCH_EDGE_FALLING 0 19 #define PCH_IM_MASK GENMASK(2, 0) 40 #define PCI_DEVICE_ID_INTEL_EG20T_PCH 0x8803 41 #define PCI_DEVICE_ID_ROHM_ML7223m_IOH 0x8014 42 #define PCI_DEVICE_ID_ROHM_ML7223n_IOH 0x8043 43 #define PCI_DEVICE_ID_ROHM_EG20T_PCH 0x8803 151 return 0; in pch_gpio_direction_output() 167 return 0; in pch_gpio_direction_input() 240 im_pos = ch - 0; in pch_irq_type() 264 return 0; in pch_irq_type() [all …]
|
/openbmc/linux/include/linux/mfd/mt6332/ |
H A D | registers.h | 10 #define MT6332_HWCID 0x8000 11 #define MT6332_SWCID 0x8002 12 #define MT6332_TOP_CON 0x8004 13 #define MT6332_DDR_VREF_AP_CON 0x8006 14 #define MT6332_DDR_VREF_DQ_CON 0x8008 15 #define MT6332_DDR_VREF_CA_CON 0x800A 16 #define MT6332_TEST_OUT 0x800C 17 #define MT6332_TEST_CON0 0x800E 18 #define MT6332_TEST_CON1 0x8010 19 #define MT6332_TESTMODE_SW 0x8012 [all …]
|
/openbmc/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx6qdl-sabresd.dtsi | 17 reg = <0x10000000 0x40000000>; 50 pinctrl-0 = <&pinctrl_pcie_reg>; 61 pinctrl-0 = <&pinctrl_sensors_reg>; 72 pinctrl-0 = <&pinctrl_gpio_keys>; 101 pinctrl-0 = <&pinctrl_hp>; 122 pwms = <&pwm1 0 5000000>; 123 brightness-levels = <0 4 8 16 32 64 128 255>; 131 pinctrl-0 = <&pinctrl_gpio_leds>; 134 gpios = <&gpio1 2 0>; 164 pinctrl-0 = <&pinctrl_ipu1_csi0>; [all …]
|
/openbmc/linux/drivers/clk/qcom/ |
H A D | dispcc-sm8450.c | 52 #define DISP_CC_MISC_CMD 0xF000 75 { 249600000, 2000000000, 0 }, 79 .l = 0xD, 80 .alpha = 0x6492, 81 .config_ctl_val = 0x20485699, 82 .config_ctl_hi_val = 0x00182261, 83 .config_ctl_hi1_val = 0x32AA299C, 84 .user_ctl_val = 0x00000000, 85 .user_ctl_hi_val = 0x00000805, 89 .offset = 0x0, [all …]
|
/openbmc/linux/tools/perf/pmu-events/arch/arm64/ |
H A D | common-and-microarch.json | 4 "EventCode": "0x00", 10 "EventCode": "0x01", 16 "EventCode": "0x02", 22 "EventCode": "0x03", 28 "EventCode": "0x04", 34 "EventCode": "0x05", 40 "EventCode": "0x06", 46 "EventCode": "0x07", 52 "EventCode": "0x08", 58 "EventCode": "0x09", [all …]
|
/openbmc/linux/drivers/net/wireless/ath/ath10k/ |
H A D | hw.h | 24 #define QCA988X_2_0_DEVICE_ID_UBNT (0x11ac) 25 #define QCA988X_2_0_DEVICE_ID (0x003c) 26 #define QCA6164_2_1_DEVICE_ID (0x0041) 27 #define QCA6174_2_1_DEVICE_ID (0x003e) 28 #define QCA6174_3_2_DEVICE_ID (0x0042) 29 #define QCA99X0_2_0_DEVICE_ID (0x0040) 30 #define QCA9888_2_0_DEVICE_ID (0x0056) 31 #define QCA9984_1_0_DEVICE_ID (0x0046) 32 #define QCA9377_1_0_DEVICE_ID (0x0042) 33 #define QCA9887_1_0_DEVICE_ID (0x0050) [all …]
|
/openbmc/linux/drivers/net/ethernet/freescale/enetc/ |
H A D | enetc_hw.h | 10 #define ENETC_DEV_ID_PF 0xe100 11 #define ENETC_DEV_ID_VF 0xef00 12 #define ENETC_DEV_ID_PTP 0xee02 15 #define ENETC_BAR_REGS 0 17 /** SI regs, offset: 0h */ 18 #define ENETC_SIMR 0 20 #define ENETC_SIMR_RSSE BIT(0) 21 #define ENETC_SICTR0 0x18 22 #define ENETC_SICTR1 0x1c 23 #define ENETC_SIPCAPR0 0x20 [all …]
|
/openbmc/linux/arch/arm64/boot/dts/freescale/ |
H A D | imx8mq-librem5.dtsi | 29 #clock-cells = <0>; 41 pinctrl-0 = <&pinctrl_keys>; 68 led-0 { 70 pwms = <&pwm2 0 50000 0>; 75 pwms = <&pwm4 0 50000 0>; 80 pwms = <&pwm3 0 50000 0>; 88 pinctrl-0 = <&pinctrl_audiopwr>; 115 gpio = <&gpio1 0 GPIO_ACTIVE_HIGH>; 135 gpio = <&gpio1 0 GPIO_ACTIVE_HIGH>; 142 pinctrl-0 = <&pinctrl_gnsspwr>; [all …]
|
/openbmc/qemu/hw/pci-host/ |
H A D | mv643xx.h | 22 #define MV64340_CS_0_BASE_ADDR 0x008 23 #define MV64340_CS_0_SIZE 0x010 24 #define MV64340_CS_1_BASE_ADDR 0x208 25 #define MV64340_CS_1_SIZE 0x210 26 #define MV64340_CS_2_BASE_ADDR 0x018 27 #define MV64340_CS_2_SIZE 0x020 28 #define MV64340_CS_3_BASE_ADDR 0x218 29 #define MV64340_CS_3_SIZE 0x220 33 #define MV64340_DEV_CS0_BASE_ADDR 0x028 34 #define MV64340_DEV_CS0_SIZE 0x030 [all …]
|
/openbmc/linux/include/linux/ |
H A D | mv643xx.h | 22 #define MV64340_CS_0_BASE_ADDR 0x008 23 #define MV64340_CS_0_SIZE 0x010 24 #define MV64340_CS_1_BASE_ADDR 0x208 25 #define MV64340_CS_1_SIZE 0x210 26 #define MV64340_CS_2_BASE_ADDR 0x018 27 #define MV64340_CS_2_SIZE 0x020 28 #define MV64340_CS_3_BASE_ADDR 0x218 29 #define MV64340_CS_3_SIZE 0x220 33 #define MV64340_DEV_CS0_BASE_ADDR 0x028 34 #define MV64340_DEV_CS0_SIZE 0x030 [all …]
|
/openbmc/linux/sound/usb/ |
H A D | mixer_scarlett.c | 45 * USB URB commands overview (bRequest = 0x01 = UAC2_CS_CUR) 47 * 0x01 Analog Input line/instrument impedance switch, wValue=0x0901 + 49 * pad (-10dB) switch, wValue=0x0b01 + channel, data=Off/On (2bytes) 50 * ?? wValue=0x0803/04, ?? (2bytes) 51 * 0x0a Master Volume, wValue=0x0200+bus[0:all + only 1..4?] data(2bytes) 52 * Bus Mute/Unmute wValue=0x0100+bus[0:all + only 1..4?], data(2bytes) 53 * 0x28 Clock source, wValue=0x0100, data={1:int,2:spdif,3:adat} (1byte) 54 * 0x29 Set Sample-rate, wValue=0x0100, data=sample-rate(4bytes) 55 * 0x32 Mixer mux, wValue=0x0600 + mixer-channel, data=input-to-connect(2bytes) 56 * 0x33 Output mux, wValue=bus, data=input-to-connect(2bytes) [all …]
|
/openbmc/linux/drivers/scsi/qla4xxx/ |
H A D | ql4_init.c | 32 "ispControlStatus = 0x%x\n", ha->host_no, in ql4xxx_set_mac_number() 69 for (cnt = 0; cnt < RESPONSE_QUEUE_DEPTH; cnt++) { in qla4xxx_init_response_q_entries() 80 * The QLA4010 requires us to restart the queues at index 0. 85 unsigned long flags = 0; in qla4xxx_init_rings() 90 ha->request_out = 0; in qla4xxx_init_rings() 91 ha->request_in = 0; in qla4xxx_init_rings() 96 ha->response_in = 0; in qla4xxx_init_rings() 97 ha->response_out = 0; in qla4xxx_init_rings() 101 writel(0, in qla4xxx_init_rings() 103 writel(0, in qla4xxx_init_rings() [all …]
|
/openbmc/linux/drivers/gpu/drm/radeon/ |
H A D | rv770d.h | 35 #define R7XX_MAX_BACKENDS_MASK 0xff 37 #define R7XX_MAX_SIMDS_MASK 0xffff 39 #define R7XX_MAX_PIPES_MASK 0xff 42 #define CG_UPLL_FUNC_CNTL 0x718 43 # define UPLL_RESET_MASK 0x00000001 44 # define UPLL_SLEEP_MASK 0x00000002 45 # define UPLL_BYPASS_EN_MASK 0x00000004 46 # define UPLL_CTLREQ_MASK 0x00000008 48 # define UPLL_REF_DIV_MASK 0x003F0000 49 # define UPLL_CTLACK_MASK 0x40000000 [all …]
|
/openbmc/linux/drivers/net/ethernet/marvell/mvpp2/ |
H A D | mvpp2.h | 28 #define MVPP2_XDP_PASS 0 29 #define MVPP2_XDP_DROPPED BIT(0) 34 #define MVPP2_RX_DATA_FIFO_SIZE_REG(port) (0x00 + 4 * (port)) 35 #define MVPP2_RX_ATTR_FIFO_SIZE_REG(port) (0x20 + 4 * (port)) 36 #define MVPP2_RX_MIN_PKT_SIZE_REG 0x60 37 #define MVPP2_RX_FIFO_INIT_REG 0x64 38 #define MVPP22_TX_FIFO_THRESH_REG(port) (0x8840 + 4 * (port)) 39 #define MVPP22_TX_FIFO_SIZE_REG(port) (0x8860 + 4 * (port)) 42 #define MVPP2_RX_CTRL_REG(port) (0x140 + 4 * (port)) 43 #define MVPP2_RX_LOW_LATENCY_PKT_SIZE(s) (((s) & 0xfff) << 16) [all …]
|