/openbmc/linux/arch/arm64/boot/dts/ti/ |
H A D | k3-am65.dtsi | 54 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ 55 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */ 56 <0x00 0x00900000 0x00 0x00900000 0x00 0x00012000>, /* serdes */ 57 <0x00 0x01000000 0x00 0x01000000 0x00 0x0af02400>, /* Most peripherals */ 58 <0x00 0x30800000 0x00 0x30800000 0x00 0x0bc00000>, /* MAIN NAVSS */ 59 <0x00 0x70000000 0x00 0x70000000 0x00 0x00200000>, /* MSMC SRAM */ 60 <0x00 0x10000000 0x00 0x10000000 0x00 0x10000000>, /* PCIe DAT */ 62 <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>, 63 <0x00 0x40200000 0x00 0x40200000 0x00 0x00900100>, 64 <0x00 0x40f00000 0x00 0x40f00000 0x00 0x00020000>, /* CTRL_MMR0 */ [all …]
|
H A D | k3-j721s2.dtsi | 29 #size-cells = <0>; 42 cpu0: cpu@0 { 44 reg = <0x000>; 47 i-cache-size = <0xc000>; 50 d-cache-size = <0x8000>; 58 reg = <0x001>; 61 i-cache-size = <0xc000>; 64 d-cache-size = <0x8000>; 75 cache-size = <0x100000>; 118 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
H A D | k3-j7200.dtsi | 25 #size-cells = <0>; 39 cpu0: cpu@0 { 41 reg = <0x000>; 44 i-cache-size = <0xc000>; 47 d-cache-size = <0x8000>; 55 reg = <0x001>; 58 i-cache-size = <0xc000>; 61 d-cache-size = <0x8000>; 72 cache-size = <0x100000>; 113 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
H A D | k3-j721e.dtsi | 25 #size-cells = <0>; 39 cpu0: cpu@0 { 41 reg = <0x000>; 44 i-cache-size = <0xC000>; 47 d-cache-size = <0x8000>; 55 reg = <0x001>; 58 i-cache-size = <0xC000>; 61 d-cache-size = <0x8000>; 72 cache-size = <0x100000>; 114 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
H A D | k3-j784s4.dtsi | 26 #size-cells = <0>; 65 cpu0: cpu@0 { 67 reg = <0x000>; 70 i-cache-size = <0xc000>; 73 d-cache-size = <0x8000>; 81 reg = <0x001>; 84 i-cache-size = <0xc000>; 87 d-cache-size = <0x8000>; 95 reg = <0x002>; 98 i-cache-size = <0xc000>; [all …]
|
H A D | k3-am65-mcu.dtsi | 11 reg = <0x0 0x40f00000 0x0 0x20000>; 14 ranges = <0x0 0x0 0x40f00000 0x20000>; 18 reg = <0x4040 0x4>; 26 reg = <0x0 0x40f04200 0x0 0x10>; 29 pinctrl-single,function-mask = <0x00000101>; 35 reg = <0x0 0x40f04280 0x0 0x8>; 38 pinctrl-single,function-mask = <0x00000003>; 43 reg = <0x00 0x40a00000 0x00 0x100>; 53 reg = <0x00 0x41c00000 0x00 0x80000>; 54 ranges = <0x0 0x00 0x41c00000 0x80000>; [all …]
|
H A D | k3-j721s2-mcu-wakeup.dtsi | 19 reg = <0x00 0x44083000 0x00 0x1000>; 39 reg = <0x00 0x43000014 0x00 0x4>; 46 reg = <0x00 0x43600000 0x00 0x10000>, 47 <0x00 0x44880000 0x00 0x20000>, 48 <0x00 0x44860000 0x00 0x20000>; 59 reg = <0x00 0x41c00000 0x00 0x100000>; 60 ranges = <0x00 0x00 0x41c00000 0x100000>; 67 /* Proxy 0 addressing */ 68 reg = <0x00 0x4301c000 0x00 0x034>; 71 pinctrl-single,function-mask = <0xffffffff>; [all …]
|
H A D | k3-j7200-mcu-wakeup.dtsi | 19 reg = <0x00 0x44083000 0x00 0x1000>; 40 reg = <0x00 0x40400000 0x00 0x400>; 53 reg = <0x00 0x40410000 0x00 0x400>; 57 assigned-clocks = <&k3_clks 71 1>, <&k3_clks 308 0>; 66 reg = <0x00 0x40420000 0x00 0x400>; 79 reg = <0x00 0x40430000 0x00 0x400>; 83 assigned-clocks = <&k3_clks 73 1>, <&k3_clks 309 0>; 92 reg = <0x00 0x40440000 0x00 0x400>; 105 reg = <0x00 0x40450000 0x00 0x400>; 109 assigned-clocks = <&k3_clks 75 1>, <&k3_clks 310 0>; [all …]
|
H A D | k3-j784s4-mcu-wakeup.dtsi | 20 reg = <0x00 0x44083000 0x00 0x1000>; 44 reg = <0x00 0x43000014 0x00 0x4>; 51 reg = <0x00 0x43600000 0x00 0x10000>, 52 <0x00 0x44880000 0x00 0x20000>, 53 <0x00 0x44860000 0x00 0x20000>; 64 reg = <0x00 0x41c00000 0x00 0x100000>; 65 ranges = <0x00 0x00 0x41c00000 0x100000>; 72 /* Proxy 0 addressing */ 73 reg = <0x00 0x4301c000 0x00 0x034>; 76 pinctrl-single,function-mask = <0xffffffff>; [all …]
|
H A D | k3-j721e-mcu-wakeup.dtsi | 19 reg = <0x00 0x44083000 0x0 0x1000>; 39 reg = <0x0 0x40f00000 0x0 0x20000>; 42 ranges = <0x0 0x0 0x40f00000 0x20000>; 46 reg = <0x4040 0x4>; 53 reg = <0x0 0x43000014 0x0 0x4>; 58 /* Proxy 0 addressing */ 59 reg = <0x00 0x4301c000 0x00 0x178>; 62 pinctrl-single,function-mask = <0xffffffff>; 68 reg = <0x00 0x40f04200 0x00 0x28>; 71 pinctrl-single,function-mask = <0x0000000f>; [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/remoteproc/ |
H A D | ti,k3-r5f-rproc.yaml | 72 It should be either a value of 1 (LockStep mode) or 0 (Split mode) on 76 It should be either a value of 0 (Split mode) or 2 (Single-CPU mode) and 103 either of them can be configured to appear at that R5F's address 0x0. 177 enum: [0, 1] 181 either a value of 1 (enabled) or 0 (disabled), default is disabled 186 enum: [0, 1] 190 either a value of 1 (enabled) or 0 (disabled), default is enabled if 195 enum: [0, 1] 198 address 0 (from core's view). Should be either a value of 1 (ATCM 199 at 0x0) or 0 (BTCM at 0x0), default value is 1 if omitted. [all …]
|
/openbmc/u-boot/include/configs/ |
H A D | am65x_evm.h | 19 #define CONFIG_SYS_SDRAM_BASE1 0x880000000 23 #define CONFIG_SPL_TEXT_BASE 0x80080000 25 #define CONFIG_SPL_TEXT_BASE 0x41c00000 50 "setenv fdtfile ${name_fdt}\0" \ 51 "loadaddr=0x80080000\0" \ 52 "fdtaddr=0x82000000\0" \ 53 "name_kern=Image\0" \ 54 "console=ttyS2,115200n8\0" \ 55 "args_all=setenv optargs earlycon=ns16550a,mmio32,0x02800000\0" \ 56 "run_kern=booti ${loadaddr} ${rd_spec} ${fdtaddr}\0" [all …]
|
/openbmc/u-boot/arch/mips/mach-ath79/ar934x/ |
H A D | clk.c | 33 /* Index 0 is for XTAL=25MHz , Index 1 is for XTAL=40MHz */ 49 { 400, 400, 200, { 0, 1, 1, { 32, 20 } }, { 0, 1, 1, { 32, 20 } } }, 50 { 500, 400, 200, { 1, 1, 0, { 20, 12 } }, { 0, 1, 1, { 32, 20 } } }, 51 { 533, 400, 200, { 1, 1, 0, { 21, 13 } }, { 0, 1, 1, { 32, 20 } } }, 52 { 533, 500, 250, { 1, 1, 0, { 21, 13 } }, { 0, 1, 0, { 20, 12 } } }, 53 { 560, 480, 240, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 19, 12 } } }, 54 { 566, 400, 200, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 16, 10 } } }, 55 { 566, 450, 225, { 1, 1, 0, { 22, 14 } }, { 0, 1, 1, { 36, 22 } } }, 56 { 566, 475, 237, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 19, 11 } } }, 57 { 566, 500, 250, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 20, 12 } } }, [all …]
|
/openbmc/linux/sound/pci/mixart/ |
H A D | mixart_mixer.c | 24 0xc2c00000, /* [000] -96.0 dB */ 25 0xc2bf0000, /* [001] -95.5 dB */ 26 0xc2be0000, /* [002] -95.0 dB */ 27 0xc2bd0000, /* [003] -94.5 dB */ 28 0xc2bc0000, /* [004] -94.0 dB */ 29 0xc2bb0000, /* [005] -93.5 dB */ 30 0xc2ba0000, /* [006] -93.0 dB */ 31 0xc2b90000, /* [007] -92.5 dB */ 32 0xc2b80000, /* [008] -92.0 dB */ 33 0xc2b70000, /* [009] -91.5 dB */ [all …]
|
/openbmc/linux/sound/pci/hda/ |
H A D | patch_ca0132.c | 37 #define FLOAT_ZERO 0x00000000 38 #define FLOAT_ONE 0x3f800000 39 #define FLOAT_TWO 0x40000000 40 #define FLOAT_THREE 0x40400000 41 #define FLOAT_FIVE 0x40a00000 42 #define FLOAT_SIX 0x40c00000 43 #define FLOAT_EIGHT 0x41000000 44 #define FLOAT_MINUS_5 0xc0a00000 46 #define UNSOL_TAG_DSP 0x16 55 #define MASTERCONTROL 0x80 [all …]
|
/openbmc/qemu/disas/ |
H A D | mips.c | 82 #define OP_MASK_OP 0x3f 84 #define OP_MASK_RS 0x1f 86 #define OP_MASK_FR 0x1f 88 #define OP_MASK_FMT 0x1f 90 #define OP_MASK_BCC 0x7 92 #define OP_MASK_CODE 0x3ff 94 #define OP_MASK_CODE2 0x3ff 96 #define OP_MASK_RT 0x1f 98 #define OP_MASK_FT 0x1f 100 #define OP_MASK_CACHE 0x1f [all …]
|