/openbmc/qemu/tests/qemu-iotests/ |
H A D | 071 | 25 seq="$(basename $0)" 34 trap "_cleanup; exit \$status" 0 1 2 3 15 78 -c 'read 0 512' -c 'write -P 42 0x38000 512' -c 'read -P 42 0x38000 512' | _filter_qemu_io 80 $QEMU_IO -c 'write -P 42 0 512' "$TEST_IMG" | _filter_qemu_io 83 -c 'read -P 42 0 512' | _filter_qemu_io 95 -c 'read 0 512' -c 'write -P 42 0x38000 512' -c 'read -P 42 0x38000 512' | _filter_qemu_io 97 $QEMU_IO -c 'write -P 42 0 512' "$TEST_IMG" | _filter_qemu_io 100 -c 'read -P 42 0 512' | _filter_qemu_io 107 -c 'read -P 42 0x38000 512' 114 -c 'read -P 42 0x38000 512' [all …]
|
H A D | 089 | 25 seq="$(basename $0)" 34 trap "_cleanup; exit \$status" 0 1 2 3 15 63 $QEMU_IO -c 'write -P 42 0 512' -c 'write -P 23 512 512' \ 70 -c 'read -P 42 0 512' -c 'read -P 23 512 512' \ 82 $QEMU_IO -c 'read -P 42 0 512' "$TEST_IMG" | _filter_qemu_io 92 $QEMU_IO -c 'read -P 42 0 512' "$TEST_IMG" | _filter_qemu_io 94 # This should read 0 95 $QEMU_IO -c 'read -P 0 0 512' "json:{\ 112 $QEMU_IO -c 'write -P 42 0x38000 512' "$TEST_IMG" | _filter_qemu_io 117 -c 'read -P 42 0x38000 512' "json:{ [all …]
|
/openbmc/u-boot/arch/arm/mach-mvebu/serdes/a38x/ |
H A D | high_speed_env_spec.c | 36 #define TOPOLOGY_TEST_OK 0 46 /* 0 1 2 3 */ 49 { 1, 1, 0, 0 }, /* USB3H */ 50 { 1, 1, 1, 0 }, /* USB3D */ 52 { 1, 0, 0, 0 }, /* QSGMII */ 53 { 4, 0, 0, 0 }, /* XAUI */ 54 { 2, 0, 0, 0 } /* RXAUI */ 61 u8 serdes_unit_count[MAX_UNITS_ID] = { 0 }; 65 /* 0 1 2 3 4 5 6 */ 66 { 0x1, 0x1, NA, NA, NA, NA, NA }, /* PEX0 */ [all …]
|
/openbmc/linux/arch/arm/boot/dts/ti/omap/ |
H A D | am57-pruss.dtsi | 11 reg = <0x4b226000 0x4>, 12 <0x4b226004 0x4>; 23 clocks = <&l4per2_clkctrl DRA7_L4PER2_PRUSS1_CLKCTRL 0>; 27 ranges = <0x00000000 0x4b200000 0x80000>; 29 pruss1: pruss@0 { 31 reg = <0x0 0x80000>; 36 pruss1_mem: memories@0 { 37 reg = <0x0 0x2000>, 38 <0x2000 0x2000>, 39 <0x10000 0x8000>; [all …]
|
H A D | omap5-l4-abe.dtsi | 1 &l4_abe { /* 0x40100000 */ 3 reg = <0x40100000 0x400>, 4 <0x40100400 0x400>; 10 ranges = <0x00000000 0x40100000 0x100000>, /* segment 0 */ 11 <0x49000000 0x49000000 0x100000>; 12 segment@0 { /* 0x40100000 */ 18 <0x00000000 0x00000000 0x000400>, /* ap 0 */ 19 <0x00000400 0x00000400 0x000400>, /* ap 1 */ 20 <0x00022000 0x00022000 0x001000>, /* ap 2 */ 21 <0x00023000 0x00023000 0x001000>, /* ap 3 */ [all …]
|
H A D | omap4-l4-abe.dtsi | 1 &l4_abe { /* 0x40100000 */ 3 reg = <0x40100000 0x400>, 4 <0x40100400 0x400>; 10 ranges = <0x00000000 0x40100000 0x100000>, /* segment 0 */ 11 <0x49000000 0x49000000 0x100000>; 12 segment@0 { /* 0x40100000 */ 18 <0x00000000 0x00000000 0x000400>, /* ap 0 */ 19 <0x00000400 0x00000400 0x000400>, /* ap 1 */ 20 <0x00022000 0x00022000 0x001000>, /* ap 2 */ 21 <0x00023000 0x00023000 0x001000>, /* ap 3 */ [all …]
|
/openbmc/linux/arch/mips/include/asm/mach-rc32434/ |
H A D | irq.h | 11 #define IC_GROUP0_PEND (REGBASE + 0x38000) 12 #define IC_GROUP0_MASK (REGBASE + 0x38008) 13 #define IC_GROUP_OFFSET 0x0C 27 #define UART0_IRQ (GROUP3_IRQ_BASE + 0) 29 #define ETH0_DMA_RX_IRQ (GROUP1_IRQ_BASE + 0)
|
/openbmc/linux/Documentation/devicetree/bindings/remoteproc/ |
H A D | ti,pru-rproc.yaml | 19 The K3 SoCs containing ICSSG v1.0 (eg: AM65x SR1.0) also have two Auxiliary 21 containing the revised ICSSG v1.1 (eg: J721E, AM65x SR2.0) have an extra two 46 - ti,am654-tx-pru # for Tx_PRUs in K3 AM65x SR2.0 SoCs 79 pattern: "^rtu@[0-9a-f]+$" 91 pattern: "^txpru@[0-9a-f]+" 95 pattern: "^pru@[0-9a-f]+$" 108 pruss_tm: target-module@300000 { /* 0x4a300000, ap 9 04.0 */ 112 ranges = <0x0 0x300000 0x80000>; 114 pruss: pruss@0 { 116 reg = <0x0 0x80000>; [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/bif/ |
H A D | bif_4_1_sh_mask.h | 27 #define MM_INDEX__MM_OFFSET_MASK 0x7fffffff 28 #define MM_INDEX__MM_OFFSET__SHIFT 0x0 29 #define MM_INDEX__MM_APER_MASK 0x80000000 30 #define MM_INDEX__MM_APER__SHIFT 0x1f 31 #define MM_INDEX_HI__MM_OFFSET_HI_MASK 0xffffffff 32 #define MM_INDEX_HI__MM_OFFSET_HI__SHIFT 0x0 33 #define MM_DATA__MM_DATA_MASK 0xffffffff 34 #define MM_DATA__MM_DATA__SHIFT 0x0 35 #define CC_BIF_BX_FUSESTRAP0__STRAP_BIF_PX_CAPABLE_MASK 0x2 36 #define CC_BIF_BX_FUSESTRAP0__STRAP_BIF_PX_CAPABLE__SHIFT 0x1 [all …]
|
/openbmc/linux/arch/powerpc/boot/dts/fsl/ |
H A D | b4860si-post.dtsi | 37 /* controller at 0x200000 */ 64 dcsr-epu@0 { 79 reg = <0x13000 0x1000>; 96 reg = <0x108000 0x1000 0x109000 0x1000>; 101 reg = <0x110000 0x1000 0x111000 0x1000>; 106 reg = <0x118000 0x1000 0x119000 0x1000>; 113 reg = <0x38000 0x4000>, <0x100e000 0x1000>; 114 interrupts = <133 2 0 0>; 118 reg = <0x3c000 0x4000>, <0x100f000 0x1000>; 119 interrupts = <135 2 0 0>; [all …]
|
H A D | t2081si-post.dtsi | 37 alloc-ranges = <0 0 0x10000 0>; 42 alloc-ranges = <0 0 0x10000 0>; 47 alloc-ranges = <0 0 0x10000 0>; 54 interrupts = <25 2 0 0>; 57 /* controller at 0x240000 */ 59 compatible = "fsl,t2080-pcie", "fsl,qoriq-pcie-v3.0", "fsl,qoriq-pcie"; 63 bus-range = <0x0 0xff>; 64 interrupts = <20 2 0 0>; 66 pcie@0 { 67 reg = <0 0 0 0 0>; [all …]
|
/openbmc/linux/drivers/staging/rtl8192e/rtl8192e/ |
H A D | r8192E_phyreg.h | 10 #define RF_DATA 0x1d4 12 #define rPMAC_Reset 0x100 13 #define rPMAC_TxStart 0x104 14 #define rPMAC_TxLegacySIG 0x108 15 #define rPMAC_TxHTSIG1 0x10c 16 #define rPMAC_TxHTSIG2 0x110 17 #define rPMAC_PHYDebug 0x114 18 #define rPMAC_TxPacketNum 0x118 19 #define rPMAC_TxIdle 0x11c 20 #define rPMAC_TxMACHeader0 0x120 [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/soc/ti/ |
H A D | ti,pruss.yaml | 36 0x0, but also has access to a secondary Data RAM (primary to the other PRU 37 core) at its address 0x2000. A shared Data RAM, if present, can be accessed 60 pattern: "^(pruss|icssg)@[0-9a-f]+$" 65 - ti,am4376-pruss0 # for AM437x SoC family and PRUSS unit 0 161 const: 0 175 const: 0 209 const: 0 297 "^(pru|rtu|txpru)@[0-9a-f]+$": 350 pruss: pruss@0 { 352 reg = <0x0 0x80000>; [all …]
|
/openbmc/qemu/hw/pci-host/ |
H A D | astro.c | 94 case 0x0008: in elroy_chip_read_with_attrs() 95 val = 0x6000005; /* func_class */ in elroy_chip_read_with_attrs() 97 case 0x0058: in elroy_chip_read_with_attrs() 106 case 0x0080: in elroy_chip_read_with_attrs() 109 case 0x0108: in elroy_chip_read_with_attrs() 112 case 0x200 ... 0x250 - 1: /* LMMIO, GMMIO, WLMMIO, WGMMIO, ... */ in elroy_chip_read_with_attrs() 113 index = (addr - 0x200) / 8; in elroy_chip_read_with_attrs() 116 case 0x0680: in elroy_chip_read_with_attrs() 119 case 0x0688: in elroy_chip_read_with_attrs() 120 val = 0; /* ERROR_STATUS */ in elroy_chip_read_with_attrs() [all …]
|
/openbmc/linux/drivers/staging/rtl8712/ |
H A D | rtl871x_mp_phy_regdef.h | 36 * BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF 38 * 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00 39 * 3. RF register 0x00-2E 44 * 1. Page1(0x100) 46 #define rPMAC_Reset 0x100 47 #define rPMAC_TxStart 0x104 48 #define rPMAC_TxLegacySIG 0x108 49 #define rPMAC_TxHTSIG1 0x10c 50 #define rPMAC_TxHTSIG2 0x110 51 #define rPMAC_PHYDebug 0x114 [all …]
|
/openbmc/u-boot/arch/arm/include/asm/arch-mx6/ |
H A D | imx-regs.h | 11 #define ROMCP_ARB_BASE_ADDR 0x00000000 12 #define ROMCP_ARB_END_ADDR 0x000FFFFF 15 #define GPU_2D_ARB_BASE_ADDR 0x02200000 16 #define GPU_2D_ARB_END_ADDR 0x02203FFF 17 #define OPENVG_ARB_BASE_ADDR 0x02204000 18 #define OPENVG_ARB_END_ADDR 0x02207FFF 20 #define CAAM_ARB_BASE_ADDR 0x00100000 21 #define CAAM_ARB_END_ADDR 0x00107FFF 22 #define GPU_ARB_BASE_ADDR 0x01800000 23 #define GPU_ARB_END_ADDR 0x01803FFF [all …]
|
/openbmc/linux/drivers/staging/rtl8723bs/include/ |
H A D | Hal8192CPhyReg.h | 41 /* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF */ 43 /* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00 */ 44 /* 3. RF register 0x00-2E */ 52 /* 1. Page1(0x100) */ 54 #define rPMAC_Reset 0x100 55 #define rPMAC_TxStart 0x104 56 #define rPMAC_TxLegacySIG 0x108 57 #define rPMAC_TxHTSIG1 0x10c 58 #define rPMAC_TxHTSIG2 0x110 59 #define rPMAC_PHYDebug 0x114 [all …]
|
/openbmc/linux/drivers/phy/cadence/ |
H A D | phy-cadence-salvo.c | 19 #define USB3_PHY_OFFSET 0x0 20 #define USB2_PHY_OFFSET 0x38000 22 #define PHY_PMA_CMN_CTRL1 0xC800 23 #define TB_ADDR_CMN_DIAG_HSCLK_SEL 0x01e0 24 #define TB_ADDR_CMN_PLL0_VCOCAL_INIT_TMR 0x0084 25 #define TB_ADDR_CMN_PLL0_VCOCAL_ITER_TMR 0x0085 26 #define TB_ADDR_CMN_PLL0_INTDIV 0x0094 27 #define TB_ADDR_CMN_PLL0_FRACDIV 0x0095 28 #define TB_ADDR_CMN_PLL0_HIGH_THR 0x0096 29 #define TB_ADDR_CMN_PLL0_SS_CTRL1 0x0098 [all …]
|
/openbmc/linux/arch/arm/boot/dts/broadcom/ |
H A D | bcm-hr2.dtsi | 45 #size-cells = <0>; 47 cpu0: cpu@0 { 51 reg = <0x0>; 64 ranges = <0x00000000 0x19000000 0x00023000>; 68 a9pll: arm_clk@0 { 69 #clock-cells = <0>; 72 reg = <0x0 0x1000>; 77 reg = <0x20200 0x100>; 84 reg = <0x20600 0x20>; 92 reg = <0x20620 0x20>; [all …]
|
/openbmc/linux/drivers/net/wireless/ath/ath10k/ |
H A D | coredump.c | 19 {0x800, 0x810}, 20 {0x820, 0x82C}, 21 {0x830, 0x8F4}, 22 {0x90C, 0x91C}, 23 {0xA14, 0xA18}, 24 {0xA84, 0xA94}, 25 {0xAA8, 0xAD4}, 26 {0xADC, 0xB40}, 27 {0x1000, 0x10A4}, 28 {0x10BC, 0x111C}, [all …]
|
/openbmc/linux/drivers/net/wireless/realtek/rtlwifi/rtl8723ae/ |
H A D | reg.h | 7 #define REG_SYS_ISO_CTRL 0x0000 8 #define REG_SYS_FUNC_EN 0x0002 9 #define REG_APS_FSMCO 0x0004 10 #define REG_SYS_CLKR 0x0008 11 #define REG_9346CR 0x000A 12 #define REG_EE_VPD 0x000C 13 #define REG_AFE_MISC 0x0010 14 #define REG_SPS0_CTRL 0x0011 15 #define REG_SPS_OCP_CFG 0x0018 16 #define REG_RSV_CTRL 0x001C [all …]
|
/openbmc/linux/drivers/net/wireless/realtek/rtlwifi/rtl8192ce/ |
H A D | reg.h | 7 #define REG_SYS_ISO_CTRL 0x0000 8 #define REG_SYS_FUNC_EN 0x0002 9 #define REG_APS_FSMCO 0x0004 10 #define REG_SYS_CLKR 0x0008 11 #define REG_9346CR 0x000A 12 #define REG_EE_VPD 0x000C 13 #define REG_AFE_MISC 0x0010 14 #define REG_SPS0_CTRL 0x0011 15 #define REG_SPS_OCP_CFG 0x0018 16 #define REG_RSV_CTRL 0x001C [all …]
|
/openbmc/linux/drivers/accel/habanalabs/include/goya/asic_reg/ |
H A D | goya_blocks.h | 16 #define mmPCI_NRTR_BASE 0x7FFC000000ull 17 #define PCI_NRTR_MAX_OFFSET 0x608 18 #define PCI_NRTR_SECTION 0x4000 19 #define mmPCI_RD_REGULATOR_BASE 0x7FFC004000ull 20 #define PCI_RD_REGULATOR_MAX_OFFSET 0x74 21 #define PCI_RD_REGULATOR_SECTION 0x1000 22 #define mmPCI_WR_REGULATOR_BASE 0x7FFC005000ull 23 #define PCI_WR_REGULATOR_MAX_OFFSET 0x74 24 #define PCI_WR_REGULATOR_SECTION 0x3B000 25 #define mmMME1_RTR_BASE 0x7FFC040000ull [all …]
|
/openbmc/linux/drivers/gpu/drm/msm/disp/dpu1/catalog/ |
H A D | dpu_8_0_sc8280xp.h | 24 .base = 0x0, .len = 0x494, 27 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 28 [DPU_CLK_CTRL_VIG1] = { .reg_off = 0x2b4, .bit_off = 0 }, 29 [DPU_CLK_CTRL_VIG2] = { .reg_off = 0x2bc, .bit_off = 0 }, 30 [DPU_CLK_CTRL_VIG3] = { .reg_off = 0x2c4, .bit_off = 0 }, 31 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 32 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 33 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2bc, .bit_off = 8 }, 34 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 }, 35 [DPU_CLK_CTRL_REG_DMA] = { .reg_off = 0x2bc, .bit_off = 20 }, [all …]
|
/openbmc/linux/include/linux/soundwire/ |
H A D | sdw_intel.h | 14 #define SDW_SHIM_BASE 0x2C000 15 #define SDW_ALH_BASE 0x2C800 16 #define SDW_SHIM_BASE_ACE 0x38000 17 #define SDW_ALH_BASE_ACE 0x24000 18 #define SDW_LINK_BASE 0x30000 19 #define SDW_LINK_SIZE 0x10000 23 #define SDW_SHIM_LCAP 0x0 24 #define SDW_SHIM_LCAP_LCOUNT_MASK GENMASK(2, 0) 27 #define SDW_SHIM_LCTL 0x4 29 #define SDW_SHIM_LCTL_SPA BIT(0) [all …]
|