/openbmc/linux/Documentation/devicetree/bindings/clock/ |
H A D | qcom,sdm845-lpasscc.yaml | 44 reg = <0x17014000 0x1f004>, <0x17300000 0x200>;
|
/openbmc/linux/drivers/gpu/drm/radeon/ |
H A D | trinityd.h | 30 #define CG_CGTT_LOCAL_0 0x0 31 #define CG_CGTT_LOCAL_1 0x1 34 #define SMU_SCLK_DPM_STATE_0_CNTL_0 0x1f000 35 # define STATE_VALID(x) ((x) << 0) 36 # define STATE_VALID_MASK (0xff << 0) 37 # define STATE_VALID_SHIFT 0 39 # define CLK_DIVIDER_MASK (0xff << 8) 42 # define VID_MASK (0xff << 16) 45 # define LVRT_MASK (0xff << 24) 47 #define SMU_SCLK_DPM_STATE_0_CNTL_1 0x1f004 [all …]
|
/openbmc/linux/drivers/clk/qcom/ |
H A D | gcc-ipq6018.c | 50 .offset = 0x21000, 53 .enable_reg = 0x0b000, 54 .enable_mask = BIT(0), 79 .offset = 0x21000, 98 { P_XO, 0 }, 104 .offset = 0x25000, 108 .enable_reg = 0x0b000, 122 .offset = 0x25000, 136 .offset = 0x37000, 139 .enable_reg = 0x0b000, [all …]
|
H A D | gcc-sdx65.c | 36 .offset = 0x0, 39 .enable_reg = 0x6d000, 40 .enable_mask = BIT(0), 53 { 0x1, 2 }, 58 .offset = 0x0, 73 { P_BI_TCXO, 0 }, 91 { P_BI_TCXO, 0 }, 105 { P_BI_TCXO, 0 }, 119 { P_PCIE_PIPE_CLK, 0 }, 129 { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 }, [all …]
|
H A D | gcc-sdm660.c | 51 .offset = 0x0, 54 .enable_reg = 0x52000, 55 .enable_mask = BIT(0), 81 .offset = 0x00000, 94 .offset = 0x1000, 97 .enable_reg = 0x52000, 124 .offset = 0x1000, 137 .offset = 0x77000, 140 .enable_reg = 0x52000, 154 .offset = 0x77000, [all …]
|
H A D | gcc-qcm2290.c | 46 { 500000000, 1250000000, 0 }, 58 .offset = 0x0, 61 .enable_reg = 0x79000, 62 .enable_mask = BIT(0), 75 { 0x1, 2 }, 80 .offset = 0x0, 95 .offset = 0x1000, 98 .enable_reg = 0x79000, 113 .l = 0x3c, 114 .alpha = 0x0, [all …]
|
H A D | gcc-sm6115.c | 50 { 500000000, 1250000000, 0 }, 58 .offset = 0x0, 63 .enable_reg = 0x79000, 64 .enable_mask = BIT(0), 77 { 0x1, 2 }, 82 .offset = 0x0, 97 { 0x0, 1 }, 102 .offset = 0x0, 118 .l = 0x3c, 119 .vco_val = 0x1 << 20, [all …]
|
H A D | gcc-msm8996.c | 49 .offset = 0x00000, 52 .enable_reg = 0x52000, 53 .enable_mask = BIT(0), 79 .offset = 0x00000, 94 .enable_reg = 0x5200c, 95 .enable_mask = BIT(0), 111 .enable_reg = 0x5200c, 126 .offset = 0x77000, 129 .enable_reg = 0x52000, 143 .offset = 0x77000, [all …]
|
H A D | gcc-msm8998.c | 27 #define GCC_MMSS_MISC 0x0902C 28 #define GCC_GPU_MISC 0x71028 31 { 250000000, 2000000000, 0 }, 36 .offset = 0x0, 41 .enable_reg = 0x52000, 42 .enable_mask = BIT(0), 55 .offset = 0x0, 68 .offset = 0x0, 81 .offset = 0x0, 94 .offset = 0x0, [all …]
|
H A D | gcc-sm6375.c | 54 { 249600000, 2000000000, 0 }, 58 { 595200000, 3600000000UL, 0 }, 62 .offset = 0x0, 65 .enable_reg = 0x79000, 66 .enable_mask = BIT(0), 79 { 0x1, 2 }, 84 .offset = 0x0, 101 { 0x3, 3 }, 106 .offset = 0x0, 123 .offset = 0x1000, [all …]
|
H A D | gcc-sm6125.c | 42 .offset = 0x0, 45 .enable_reg = 0x79000, 46 .enable_mask = BIT(0), 85 .offset = 0x3000, 88 .enable_reg = 0x79000, 102 .offset = 0x4000, 105 .enable_reg = 0x79000, 119 .offset = 0x5000, 122 .enable_reg = 0x79000, 136 .offset = 0x6000, [all …]
|
H A D | gcc-sa8775p.c | 76 .offset = 0x0, 79 .enable_reg = 0x4b028, 80 .enable_mask = BIT(0), 91 { 0x1, 2 }, 96 .offset = 0x0, 113 .offset = 0x1000, 116 .enable_reg = 0x4b028, 128 .offset = 0x4000, 131 .enable_reg = 0x4b028, 143 .offset = 0x5000, [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/nbif/ |
H A D | nbif_6_1_offset.h | 26 // base address: 0x0 27 … 0x0000 // duplicate 28 … 0x0002 // duplicate 29 … 0x0004 // duplicate 30 … 0x0006 // duplicate 31 … 0x0008 // duplicate 32 … 0x0009 // duplicate 33 … 0x000a // duplicate 34 … 0x000b // duplicate 35 … 0x000c // duplicate [all …]
|
/openbmc/linux/arch/arm64/boot/dts/qcom/ |
H A D | sdm845.dtsi | 77 #clock-cells = <0>; 84 #clock-cells = <0>; 91 #size-cells = <0>; 93 CPU0: cpu@0 { 96 reg = <0x0 0x0>; 97 clocks = <&cpufreq_hw 0>; 101 qcom,freq-domain = <&cpufreq_hw 0>; 125 reg = <0x0 0x100>; 126 clocks = <&cpufreq_hw 0>; 130 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|