Searched +full:0 +full:x102000 (Results 1 – 11 of 11) sorted by relevance
/openbmc/linux/Documentation/devicetree/bindings/mips/lantiq/ |
H A D | lantiq,pmu.yaml | 31 reg = <0x102000 0x1000>;
|
/openbmc/linux/arch/mips/boot/dts/lantiq/ |
H A D | danube.dtsi | 8 cpu@0 { 17 reg = <0x1f800000 0x800000>; 18 ranges = <0x0 0x1f800000 0x7fffff>; 24 reg = <0x80200 0x120>; 29 reg = <0x803f0 0x10>; 37 reg = <0x1f000000 0x800000>; 38 ranges = <0x0 0x1f000000 0x7fffff>; 44 reg = <0x101000 0x1000>; 49 reg = <0x102000 0x1000>; 54 reg = <0x103000 0x1000>; [all …]
|
/openbmc/linux/arch/powerpc/boot/dts/fsl/ |
H A D | p1023si-post.dtsi | 37 alloc-ranges = <0 0 0x10 0>; 42 alloc-ranges = <0 0 0x10 0>; 47 alloc-ranges = <0 0 0x10 0>; 54 interrupts = <19 2 0 0>, 55 <16 2 0 0>; 58 /* controller at 0xa000 */ 64 bus-range = <0x0 0xff>; 66 interrupts = <16 2 0 0>; 67 pcie@0 { 68 reg = <0 0 0 0 0>; [all …]
|
H A D | qoriq-bman1-portals.dtsi | 40 bman-portal@0 { 42 reg = <0x0 0x4000>, <0x100000 0x1000>; 43 interrupts = <105 2 0 0>; 47 reg = <0x4000 0x4000>, <0x101000 0x1000>; 48 interrupts = <107 2 0 0>; 52 reg = <0x8000 0x4000>, <0x102000 0x1000>; 53 interrupts = <109 2 0 0>; 57 reg = <0xc000 0x4000>, <0x103000 0x1000>; 58 interrupts = <111 2 0 0>; 62 reg = <0x10000 0x4000>, <0x104000 0x1000>; [all …]
|
H A D | qoriq-qman1-portals.dtsi | 40 qportal0: qman-portal@0 { 42 reg = <0x0 0x4000>, <0x100000 0x1000>; 43 interrupts = <104 2 0 0>; 44 cell-index = <0x0>; 48 reg = <0x4000 0x4000>, <0x101000 0x1000>; 49 interrupts = <106 2 0 0>; 54 reg = <0x8000 0x4000>, <0x102000 0x1000>; 55 interrupts = <108 2 0 0>; 60 reg = <0xc000 0x4000>, <0x103000 0x1000>; 61 interrupts = <110 2 0 0>; [all …]
|
/openbmc/linux/sound/pci/ctxfi/ |
H A D | ct20k1reg.h | 10 #define DSPXRAM_START 0x000000 11 #define DSPXRAM_END 0x013FFC 12 #define DSPAXRAM_START 0x020000 13 #define DSPAXRAM_END 0x023FFC 14 #define DSPYRAM_START 0x040000 15 #define DSPYRAM_END 0x04FFFC 16 #define DSPAYRAM_START 0x020000 17 #define DSPAYRAM_END 0x063FFC 18 #define DSPMICRO_START 0x080000 19 #define DSPMICRO_END 0x0B3FFC [all …]
|
/openbmc/linux/arch/arm/boot/dts/ti/davinci/ |
H A D | da850.dtsi | 16 reg = <0xc0000000 0x0>; 21 #size-cells = <0>; 23 cpu: cpu@0 { 26 reg = <0>; 78 reg = <0xfffee000 0x2000>; 84 #clock-cells = <0>; 89 #clock-cells = <0>; 95 #clock-cells = <0>; 102 reg = <0x11800000 0x40000>, 103 <0x11e00000 0x8000>, [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | da850.dtsi | 20 reg = <0xc0000000 0x0>; 32 reg = <0xfffee000 0x2000>; 38 #clock-cells = <0>; 43 #clock-cells = <0>; 49 #clock-cells = <0>; 56 reg = <0x11800000 0x40000>, 57 <0x11e00000 0x8000>, 58 <0x11f00000 0x8000>, 59 <0x01c14044 0x4>, 60 <0x01c14174 0x8>; [all …]
|
/openbmc/u-boot/arch/powerpc/include/asm/ |
H A D | immap_85xx.h | 28 #define CCSRAR_C 0x80000000 /* Commit */ 37 u8 res3[0xbd4]; 44 u8 res35[0x204]; 57 u32 lawbar0; /* Local Access Window 0 Base Addr */ 59 u32 lawar0; /* Local Access Window 0 Attrs */ 117 #define DDR_EOR_RD_BDW_OPT_DIS 0x80000000 /* Read BDW Opt. disable */ 118 #define DDR_EOR_ADDR_HASH_EN 0x40000000 /* Address hash enabled */ 177 u32 csmode[4]; /* 0x2c: sSPI CS0/1/2/3 mode */ 178 u8 res2[4048]; /* fill up to 0x1000 */ 191 u32 potar0; /* PCIX Outbound Transaction Addr 0 */ [all …]
|
/openbmc/linux/drivers/net/ethernet/broadcom/bnx2x/ |
H A D | bnx2x_dump.h | 22 #define DRV_DUMP_XSTORM_WAITP_ADDRESS 0x2b8a80 23 #define DRV_DUMP_TSTORM_WAITP_ADDRESS 0x1b8a80 24 #define DRV_DUMP_USTORM_WAITP_ADDRESS 0x338a80 25 #define DRV_DUMP_CSTORM_WAITP_ADDRESS 0x238a80 45 #define BNX2X_DUMP_VERSION 0x61111111 65 static const u32 page_vals_e2[] = {0, 128}; 68 {0x58000, 4608, DUMP_CHIP_E2, 0x30} 74 static const u32 page_vals_e3[] = {0, 128}; 77 {0x58000, 4608, DUMP_CHIP_E3A0 | DUMP_CHIP_E3B0, 0x30} 81 { 0x2000, 1, 0x1f, 0xfff}, [all …]
|
H A D | bnx2x_reg.h | 26 #define ATC_ATC_INT_STS_REG_ADDRESS_ERROR (0x1<<0) 27 #define ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS (0x1<<2) 28 #define ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU (0x1<<5) 29 #define ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT (0x1<<3) 30 #define ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR (0x1<<4) 31 #define ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND (0x1<<1) 33 #define ATC_REG_ATC_INIT_ARRAY 0x1100b8 35 #define ATC_REG_ATC_INIT_DONE 0x1100bc 36 /* [RC 6] Interrupt register #0 read clear */ 37 #define ATC_REG_ATC_INT_STS_CLR 0x1101c0 [all …]
|