/openbmc/u-boot/arch/arm/mach-exynos/include/mach/ |
H A D | cpu.h | 10 #define DEVICE_NOT_AVAILABLE 0 13 #define EXYNOS4_ADDR_BASE 0x10000000 16 #define EXYNOS4_I2C_SPACING 0x10000 18 #define EXYNOS4_GPIO_PART3_BASE 0x03860000 19 #define EXYNOS4_PRO_ID 0x10000000 20 #define EXYNOS4_SYSREG_BASE 0x10010000 21 #define EXYNOS4_POWER_BASE 0x10020000 22 #define EXYNOS4_SWRESET 0x10020400 23 #define EXYNOS4_CLOCK_BASE 0x10030000 24 #define EXYNOS4_SYSTIMER_BASE 0x10050000 [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/timer/ |
H A D | samsung,exynos4210-mct.yaml | 67 0: Global Timer Interrupt 0 71 4: Local Timer Interrupt 0 164 reg = <0x10050000 0x800>; 184 reg = <0x101C0000 0x800>; 205 reg = <0x10050000 0x800>; 225 reg = <0x10050000 0x800>;
|
/openbmc/linux/Documentation/devicetree/bindings/media/ |
H A D | mediatek-vpu.txt | 25 reg = <0 0x10020000 0 0x30000>, 26 <0 0x10050000 0 0x100>;
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | exynos4x12.dtsi | 34 reg = <0x10023CA0 0x20>; 39 reg = <0x10030000 0x20000>; 45 reg = <0x10050000 0x800>; 47 interrupts = <0>, <1>, <2>, <3>, <4>; 53 #address-cells = <0>; 54 #size-cells = <0>; 55 interrupt-map = <0 &gic 0 57 0>, 59 <4 &gic 1 12 0>; 65 reg = <0x11400000 0x1000>; 67 interrupts = <0 47 0>; [all …]
|
H A D | exynos4210.dtsi | 37 reg = <0x10023CA0 0x20>; 41 cpu-offset = <0x8000>; 46 reg = <0x10050000 0x800>; 48 interrupts = <0>, <1>, <2>, <3>, <4>, <5>; 54 #address-cells = <0>; 55 #size-cells = <0>; 56 interrupt-map = <0 &gic 0 57 0>, 57 <1 &gic 0 69 0>, 60 <4 &gic 0 42 0>, 61 <5 &gic 0 48 0>; [all …]
|
/openbmc/linux/arch/arm/boot/dts/samsung/ |
H A D | exynos5.dtsi | 40 reg = <0x10000000 0x100>; 45 reg = <0x12250000 0x14>; 53 reg = <0x10440000 0x1000>; 54 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 92 reg = <0x10481000 0x1000>, 93 <0x10482000 0x2000>, 94 <0x10484000 0x2000>, 95 <0x10486000 0x2000>; 102 reg = <0x10050000 0x5000>; 107 reg = <0x12c00000 0x100>; [all …]
|
H A D | exynos4210.dtsi | 178 #size-cells = <0>; 194 reg = <0x900>; 213 reg = <0x901>; 230 bus_leftbus_opp_table: opp-table-0 { 249 reg = <0x02020000 0x20000>; 252 ranges = <0 0x02020000 0x20000>; 254 smp-sram@0 { 256 reg = <0x0 0x1000>; 261 reg = <0x1f000 0x1000>; 267 reg = <0x10023ca0 0x20>; [all …]
|
H A D | exynos4x12.dtsi | 70 #interconnect-cells = <0>; 80 #interconnect-cells = <0>; 120 #interconnect-cells = <0>; 211 reg = <0x11400000 0x1000>; 217 reg = <0x11000000 0x1000>; 229 reg = <0x03860000 0x1000>; 231 interrupts = <10 0>; 236 reg = <0x106e0000 0x1000>; 242 reg = <0x02020000 0x40000>; 245 ranges = <0 0x02020000 0x40000>; [all …]
|
H A D | exynos3250.dtsi | 199 #size-cells = <0>; 212 cpu0: cpu@0 { 215 reg = <0>; 259 xusbxti: clock-0 { 261 clock-frequency = <0>; 262 #clock-cells = <0>; 268 clock-frequency = <0>; 269 #clock-cells = <0>; 275 clock-frequency = <0>; 276 #clock-cells = <0>; [all …]
|
/openbmc/u-boot/include/configs/ |
H A D | pm9261.h | 56 #define CONFIG_SYS_PIOC_PDR_VAL1 0xFFFF0000 58 #define CONFIG_SYS_PIOC_PPUDR_VAL 0xFFFF0000 60 /* EBI_CSA, no pull-ups for D[15:0], CS1 SDRAM, CS3 NAND Flash */ 68 #define CONFIG_SYS_SDRC_TR_VAL1 0x13C 86 #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */ 88 #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */ 89 #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */ 90 #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */ 91 #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */ 92 #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */ [all …]
|
H A D | pm9263.h | 40 AT91_PMC_PLLXR_PLLCOUNT(0x3f) | /* PLL Counter */\ 68 #define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000 70 #define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000 78 #define CONFIG_SYS_SDRC_MR_VAL1 0 80 #define CONFIG_SYS_SDRC_TR_VAL1 0x3AA 98 #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */ 100 #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */ 101 #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */ 102 #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */ 103 #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */ [all …]
|
/openbmc/linux/arch/mips/boot/dts/ingenic/ |
H A D | x1000.dtsi | 13 #size-cells = <0>; 15 cpu0: cpu@0 { 17 compatible = "ingenic,xburst-fpu1.0-mxu1.1"; 18 reg = <0>; 26 #address-cells = <0>; 34 reg = <0x10001000 0x50>; 45 #clock-cells = <0>; 50 #clock-cells = <0>; 56 reg = <0x10000000 0x100>; 59 ranges = <0x0 0x10000000 0x100>; [all …]
|
H A D | x1830.dtsi | 13 #size-cells = <0>; 15 cpu0: cpu@0 { 17 compatible = "ingenic,xburst-fpu2.0-mxu2.0"; 18 reg = <0>; 26 #address-cells = <0>; 34 reg = <0x10001000 0x50>; 45 #clock-cells = <0>; 50 #clock-cells = <0>; 56 reg = <0x10000000 0x100>; 59 ranges = <0x0 0x10000000 0x100>; [all …]
|
H A D | jz4780.dtsi | 13 #size-cells = <0>; 15 cpu0: cpu@0 { 17 compatible = "ingenic,xburst-fpu1.0-mxu1.1"; 18 reg = <0>; 26 compatible = "ingenic,xburst-fpu1.0-mxu1.1"; 35 #address-cells = <0>; 43 reg = <0x10001000 0x50>; 54 #clock-cells = <0>; 59 #clock-cells = <0>; 65 reg = <0x10000000 0x100>; [all …]
|
/openbmc/linux/arch/riscv/boot/dts/sifive/ |
H A D | fu540-c000.dtsi | 24 #size-cells = <0>; 25 cpu0: cpu@0 { 31 reg = <0>; 167 compatible = "sifive,fu540-c000-plic", "sifive,plic-1.0.0"; 168 reg = <0x0 0xc000000 0x0 0x4000000>; 169 #address-cells = <0>; 173 <&cpu0_intc 0xffffffff>, 174 <&cpu1_intc 0xffffffff>, <&cpu1_intc 9>, 175 <&cpu2_intc 0xffffffff>, <&cpu2_intc 9>, 176 <&cpu3_intc 0xffffffff>, <&cpu3_intc 9>, [all …]
|
H A D | fu740-c000.dtsi | 24 #size-cells = <0>; 25 cpu0: cpu@0 { 32 reg = <0x0>; 56 reg = <0x1>; 80 reg = <0x2>; 104 reg = <0x3>; 128 reg = <0x4>; 169 #address-cells = <0>; 170 compatible = "sifive,fu540-c000-plic", "sifive,plic-1.0.0"; 171 reg = <0x0 0xc000000 0x0 0x4000000>; [all …]
|
/openbmc/qemu/hw/arm/ |
H A D | realview.c | 35 #define SMP_BOOT_ADDR 0xe0000000 36 #define SMP_BOOTREG_ADDR 0x10000030 54 0x33b, 55 0x33b, 56 0x769, 57 0x76d 68 qdev_connect_gpio_out(splitter, 0, out1); in split_irq_from_named() 70 qdev_connect_gpio_out_named(src, outname, 0, in split_irq_from_named() 71 qdev_get_gpio_in(splitter, 0)); in split_irq_from_named() 93 int is_mpcore = 0; in realview_init() [all …]
|
H A D | exynos4210.c | 41 #define EXYNOS4210_CHIPID_ADDR 0x10000000 44 #define EXYNOS4210_PWM_BASE_ADDR 0x139D0000 47 #define EXYNOS4210_RTC_BASE_ADDR 0x10070000 50 #define EXYNOS4210_MCT_BASE_ADDR 0x10050000 53 #define EXYNOS4210_I2C_SHIFT 0x00010000 54 #define EXYNOS4210_I2C_BASE_ADDR 0x13860000 60 #define EXYNOS4210_UART0_BASE_ADDR 0x13800000 61 #define EXYNOS4210_UART1_BASE_ADDR 0x13810000 62 #define EXYNOS4210_UART2_BASE_ADDR 0x13820000 63 #define EXYNOS4210_UART3_BASE_ADDR 0x13830000 [all …]
|
/openbmc/linux/arch/arm64/boot/dts/exynos/ |
H A D | exynos850.dtsi | 52 #clock-cells = <0>; 57 #size-cells = <0>; 91 cpu0: cpu@0 { 94 reg = <0x0>; 100 reg = <0x1>; 106 reg = <0x2>; 112 reg = <0x3>; 118 reg = <0x100>; 124 reg = <0x101>; 130 reg = <0x102>; [all …]
|
/openbmc/linux/arch/arm64/boot/dts/renesas/ |
H A D | r9a07g043.dtsi | 17 #clock-cells = <0>; 19 clock-frequency = <0>; 24 #clock-cells = <0>; 26 clock-frequency = <0>; 32 #clock-cells = <0>; 33 clock-frequency = <0>; 39 #clock-cells = <0>; 41 clock-frequency = <0>; 44 cluster0_opp: opp-table-0 { 80 reg = <0 0x10001200 0 0xb00>; [all …]
|
H A D | r9a07g054.dtsi | 18 #clock-cells = <0>; 20 clock-frequency = <0>; 25 #clock-cells = <0>; 27 clock-frequency = <0>; 33 #clock-cells = <0>; 34 clock-frequency = <0>; 40 #clock-cells = <0>; 42 clock-frequency = <0>; 45 cluster0_opp: opp-table-0 { 74 #size-cells = <0>; [all …]
|
H A D | r9a07g044.dtsi | 18 #clock-cells = <0>; 20 clock-frequency = <0>; 25 #clock-cells = <0>; 27 clock-frequency = <0>; 33 #clock-cells = <0>; 34 clock-frequency = <0>; 40 #clock-cells = <0>; 42 clock-frequency = <0>; 45 cluster0_opp: opp-table-0 { 74 #size-cells = <0>; [all …]
|
/openbmc/linux/arch/riscv/boot/dts/starfive/ |
H A D | jh7110.dtsi | 20 #size-cells = <0>; 22 S7_0: cpu@0 { 24 reg = <0>; 185 cpu_opp: opp-table-0 { 245 #clock-cells = <0>; 250 #clock-cells = <0>; 256 #clock-cells = <0>; 262 #clock-cells = <0>; 268 #clock-cells = <0>; 274 #clock-cells = <0>; [all …]
|
/openbmc/linux/drivers/net/ethernet/microchip/sparx5/ |
H A D | sparx5_main.c | 55 { TARGET_CPU, 0, 0 }, /* 0x600000000 */ 56 { TARGET_FDMA, 0x80000, 0 }, /* 0x600080000 */ 57 { TARGET_PCEP, 0x400000, 0 }, /* 0x600400000 */ 58 { TARGET_DEV2G5, 0x10004000, 1 }, /* 0x610004000 */ 59 { TARGET_DEV5G, 0x10008000, 1 }, /* 0x610008000 */ 60 { TARGET_PCS5G_BR, 0x1000c000, 1 }, /* 0x61000c000 */ 61 { TARGET_DEV2G5 + 1, 0x10010000, 1 }, /* 0x610010000 */ 62 { TARGET_DEV5G + 1, 0x10014000, 1 }, /* 0x610014000 */ 63 { TARGET_PCS5G_BR + 1, 0x10018000, 1 }, /* 0x610018000 */ 64 { TARGET_DEV2G5 + 2, 0x1001c000, 1 }, /* 0x61001c000 */ [all …]
|
/openbmc/qemu/hw/riscv/ |
H A D | sifive_u.c | 10 * 0) UART 69 [SIFIVE_U_DEV_DEBUG] = { 0x0, 0x100 }, 70 [SIFIVE_U_DEV_MROM] = { 0x1000, 0xf000 }, 71 [SIFIVE_U_DEV_CLINT] = { 0x2000000, 0x10000 }, 72 [SIFIVE_U_DEV_L2CC] = { 0x2010000, 0x1000 }, 73 [SIFIVE_U_DEV_PDMA] = { 0x3000000, 0x100000 }, 74 [SIFIVE_U_DEV_L2LIM] = { 0x8000000, 0x2000000 }, 75 [SIFIVE_U_DEV_PLIC] = { 0xc000000, 0x4000000 }, 76 [SIFIVE_U_DEV_PRCI] = { 0x10000000, 0x1000 }, 77 [SIFIVE_U_DEV_UART0] = { 0x10010000, 0x1000 }, [all …]
|