/openbmc/linux/Documentation/devicetree/bindings/mfd/ |
H A D | mediatek,mt8195-scpsys.yaml | 49 reg = <0x10006000 0x100>; 54 #size-cells = <0>; 60 #power-domain-cells = <0>; 65 #power-domain-cells = <0>;
|
/openbmc/linux/arch/arm/boot/dts/hisilicon/ |
H A D | hip01.dtsi | 19 #address-cells = <0>; 21 reg = <0x1a001000 0x1000>, <0x1a000100 0x1000>; 26 #clock-cells = <0>; 36 ranges = <0 0x10000000 0x20000000>; 46 reg = <0x10001000 0x1000>; 50 interrupts = <0 32 4>; 56 reg = <0x10002000 0x1000>; 60 interrupts = <0 33 4>; 66 reg = <0x10003000 0x1000>; 70 interrupts = <0 34 4>; [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/soc/mediatek/ |
H A D | scpsys.txt | 39 CG: "mm-0", "mm-1", "mm-2", "mm-3", "isp-0", 40 "isp-1", "cam-0", "cam-1", "cam-2", 64 reg = <0 0x10006000 0 0x1000>;
|
/openbmc/linux/arch/arm64/boot/dts/sprd/ |
H A D | sc9836.dtsi | 17 #size-cells = <0>; 19 cpu0: cpu@0 { 22 reg = <0x0 0x0>; 29 reg = <0x0 0x1>; 36 reg = <0x0 0x2>; 43 reg = <0x0 0x3>; 50 reg = <0 0x10003000 0 0x1000>; 64 reg = <0 0x10001000 0 0x1000>; 78 #size-cells = <0>; 80 port@0 { [all …]
|
H A D | sc9860.dtsi | 17 #size-cells = <0>; 54 reg = <0x0 0x530000>; 62 reg = <0x0 0x530001>; 70 reg = <0x0 0x530002>; 78 reg = <0x0 0x530003>; 86 reg = <0x0 0x530100>; 94 reg = <0x0 0x530101>; 102 reg = <0x0 0x530102>; 110 reg = <0x0 0x530103>; 125 arm,psci-suspend-param = <0x00010002>; [all …]
|
/openbmc/linux/arch/arm64/boot/dts/mediatek/ |
H A D | mt8167.dtsi | 22 reg = <0 0x10000000 0 0x1000>; 28 reg = <0 0x10001000 0 0x1000>; 34 reg = <0 0x10018000 0 0x710>; 40 reg = <0 0x10006000 0 0x1000>; 45 #size-cells = <0>; 53 #power-domain-cells = <0>; 62 #power-domain-cells = <0>; 69 #power-domain-cells = <0>; 78 #size-cells = <0>; 85 #size-cells = <0>; [all …]
|
H A D | mt6797.dtsi | 25 #size-cells = <0>; 27 cpu0: cpu@0 { 31 reg = <0x000>; 38 reg = <0x001>; 45 reg = <0x002>; 52 reg = <0x003>; 59 reg = <0x100>; 66 reg = <0x101>; 73 reg = <0x102>; 80 reg = <0x103>; [all …]
|
H A D | mt6795.dtsi | 29 #size-cells = <0>; 31 cpu0: cpu@0 { 35 reg = <0x000>; 44 reg = <0x001>; 59 reg = <0x002>; 74 reg = <0x003>; 89 reg = <0x100>; 104 reg = <0x101>; 119 reg = <0x102>; 134 reg = <0x103>; [all …]
|
H A D | mt7622.dtsi | 69 #size-cells = <0>; 71 cpu0: cpu@0 { 74 reg = <0x0 0x0>; 89 reg = <0x0 0x1>; 111 #clock-cells = <0>; 116 #clock-cells = <0>; 140 reg = <0 0x43000000 0 0x30000>; 150 thermal-sensors = <&thermal 0>; 216 reg = <0 0x10000000 0 0x1000>; 223 reg = <0 0x10001000 0 0x250>; [all …]
|
H A D | mt2712e.dtsi | 22 cluster0_opp: opp-table-0 { 66 #size-cells = <0>; 85 cpu0: cpu@0 { 88 reg = <0x000>; 100 reg = <0x001>; 113 reg = <0x200>; 126 CPU_SLEEP_0: cpu-sleep-0 { 132 arm,psci-suspend-param = <0x0010000>; 135 CLUSTER_SLEEP_0: cluster-sleep-0 { 141 arm,psci-suspend-param = <0x1010000>; [all …]
|
H A D | mt8173.dtsi | 53 cluster0_opp: opp-table-0 { 129 #size-cells = <0>; 151 cpu0: cpu@0 { 154 reg = <0x000>; 169 reg = <0x001>; 184 reg = <0x100>; 199 reg = <0x101>; 214 CPU_SLEEP_0: cpu-sleep-0 { 220 arm,psci-suspend-param = <0x0010000>; 242 cpu_suspend = <0x84000001>; [all …]
|
/openbmc/qemu/hw/arm/ |
H A D | versatilepb.c | 31 #define VERSATILE_FLASH_ADDR 0x34000000 68 qemu_set_irq(s->parent[s->irq], flags != 0); in vpb_sic_update() 80 qemu_set_irq(s->parent[i], (s->level & mask) != 0); in vpb_sic_update_pic() 102 case 0: /* STATUS */ in vpb_sic_read() 113 printf ("vpb_sic_read: Bad register offset 0x%x\n", (int)offset); in vpb_sic_read() 114 return 0; in vpb_sic_read() 139 s->pic_enable |= (value & 0x7fe00000); in vpb_sic_write() 147 printf ("vpb_sic_write: Bad register offset 0x%x\n", (int)offset); in vpb_sic_write() 167 for (i = 0; i < 32; i++) { in vpb_sic_init() 172 "vpb-sic", 0x1000); in vpb_sic_init() [all …]
|
H A D | realview.c | 35 #define SMP_BOOT_ADDR 0xe0000000 36 #define SMP_BOOTREG_ADDR 0x10000030 54 0x33b, 55 0x33b, 56 0x769, 57 0x76d 68 qdev_connect_gpio_out(splitter, 0, out1); in split_irq_from_named() 70 qdev_connect_gpio_out_named(src, outname, 0, in split_irq_from_named() 71 qdev_get_gpio_in(splitter, 0)); in split_irq_from_named() 93 int is_mpcore = 0; in realview_init() [all …]
|
H A D | vexpress.c | 50 #define VEXPRESS_BOARD_ID 0x8e0 54 /* Number of virtio transports to create (0..8; limited by 98 [VE_NORFLASHALIAS] = 0, 99 /* CS7: 0x10000000 .. 0x10020000 */ 100 [VE_SYSREGS] = 0x10000000, 101 [VE_SP810] = 0x10001000, 102 [VE_SERIALPCI] = 0x10002000, 103 [VE_PL041] = 0x10004000, 104 [VE_MMCI] = 0x10005000, 105 [VE_KMI0] = 0x10006000, [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/power/ |
H A D | mediatek,power-controller.yaml | 22 pattern: '^power-controller(@[0-9a-f]+)?$' 42 const: 0 45 "^power-domain@[0-9a-f]+$": 48 "^power-domain@[0-9a-f]+$": 51 "^power-domain@[0-9a-f]+$": 54 "^power-domain@[0-9a-f]+$": 72 Must be 0 for nodes representing a single PM domain and 1 for nodes 79 const: 0 105 and should contain a '-' in their name (i.e mm-0, isp-0, cam-0). 141 reg = <0 0x10006000 0 0x1000>; [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | mt7623.dtsi | 24 #size-cells = <0>; 27 cpu0: cpu@0 { 30 reg = <0x0>; 40 reg = <0x1>; 50 reg = <0x2>; 60 reg = <0x3>; 71 #clock-cells = <0>; 76 #clock-cells = <0>; 81 clk26m: oscillator-0 { 83 #clock-cells = <0>; [all …]
|
H A D | mt7629.dtsi | 24 #size-cells = <0>; 27 cpu@0 { 30 reg = <0x0>; 37 reg = <0x1>; 42 clk20m: oscillator@0 { 44 #clock-cells = <0>; 51 #clock-cells = <0>; 69 reg = <0x10000000 0x1000>; 76 reg = <0x10002000 0x1000>; 83 reg = <0x10004000 0x80>; [all …]
|
/openbmc/linux/arch/arm/boot/dts/arm/ |
H A D | arm-realview-eb.dtsi | 43 /* 128 MiB memory @ 0x0 */ 44 reg = <0x00000000 0x08000000>; 48 vmmc: fixedregulator@0 { 57 #clock-cells = <0>; 63 #clock-cells = <0>; 71 #clock-cells = <0>; 79 #clock-cells = <0>; 87 #clock-cells = <0>; 95 #clock-cells = <0>; 103 #clock-cells = <0>; [all …]
|
H A D | arm-realview-pbx.dtsi | 44 /* 128 MiB memory @ 0x0 */ 45 reg = <0x00000000 0x08000000>; 66 #clock-cells = <0>; 72 #clock-cells = <0>; 78 #clock-cells = <0>; 86 #clock-cells = <0>; 94 #clock-cells = <0>; 102 #clock-cells = <0>; 110 #clock-cells = <0>; 118 #clock-cells = <0>; [all …]
|
H A D | arm-realview-pb1176.dts | 45 /* 128 MiB memory @ 0x0 */ 46 reg = <0x00000000 0x08000000>; 67 #clock-cells = <0>; 73 #clock-cells = <0>; 81 #clock-cells = <0>; 89 #clock-cells = <0>; 97 #clock-cells = <0>; 105 #clock-cells = <0>; 113 pclk: pclk@0 { 114 #clock-cells = <0>; [all …]
|
H A D | arm-realview-pb11mp.dts | 45 * The PB11MPCore has 512 MiB memory @ 0x70000000 46 * and the first 256 are also remapped @ 0x00000000 48 reg = <0x70000000 0x20000000>; 53 #size-cells = <0>; 56 MP11_0: cpu@0 { 59 reg = <0>; 91 reg = <0x1f001000 0x1000>, 92 <0x1f000100 0x100>; 97 reg = <0x1f002000 0x1000>; 99 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>, [all …]
|
/openbmc/linux/arch/arm/boot/dts/mediatek/ |
H A D | mt7629.dtsi | 24 #size-cells = <0>; 27 cpu0: cpu@0 { 30 reg = <0x0>; 38 reg = <0x1>; 51 clk20m: oscillator-0 { 53 #clock-cells = <0>; 60 #clock-cells = <0>; 83 reg = <0x10000000 0x1000>; 89 reg = <0x10002000 0x1000>; 97 reg = <0x10006000 0x1000>; [all …]
|
H A D | mt2701.dtsi | 25 #size-cells = <0>; 28 cpu@0 { 31 reg = <0x0>; 36 reg = <0x1>; 41 reg = <0x2>; 46 reg = <0x3>; 57 reg = <0 0x80002000 0 0x1000>; 64 #clock-cells = <0>; 70 #clock-cells = <0>; 73 clk26m: oscillator@0 { [all …]
|
H A D | mt7623.dtsi | 73 #size-cells = <0>; 76 cpu0: cpu@0 { 79 reg = <0x0>; 91 reg = <0x1>; 103 reg = <0x2>; 115 reg = <0x3>; 137 #clock-cells = <0>; 142 #clock-cells = <0>; 147 clk26m: oscillator-0 { 149 #clock-cells = <0>; [all …]
|
/openbmc/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx27.dtsi | 47 reg = <0x10040000 0x1000>; 53 #clock-cells = <0>; 59 #size-cells = <0>; 62 cpu: cpu@0 { 64 reg = <0>; 88 reg = <0x10000000 0x20000>; 93 reg = <0x10001000 0x1000>; 104 reg = <0x10002000 0x1000>; 111 reg = <0x10003000 0x1000>; 120 reg = <0x10004000 0x1000>; [all …]
|