xref: /openbmc/u-boot/include/mpc83xx.h (revision d82b4fc0)
1f046ccd1SEran Liberty /*
203051c3dSDave Liu  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
3f046ccd1SEran Liberty  *
4f046ccd1SEran Liberty  * See file CREDITS for list of people who contributed to this
5f046ccd1SEran Liberty  * project.
6f046ccd1SEran Liberty  *
7f046ccd1SEran Liberty  * This program is free software; you can redistribute it and/or
8f046ccd1SEran Liberty  * modify it under the terms of the GNU General Public License as
9f046ccd1SEran Liberty  * published by the Free Software Foundation; either version 2 of
10f046ccd1SEran Liberty  * the License, or (at your option) any later version.
11f046ccd1SEran Liberty  */
12f046ccd1SEran Liberty 
13f046ccd1SEran Liberty #ifndef __MPC83XX_H__
14f046ccd1SEran Liberty #define __MPC83XX_H__
15f046ccd1SEran Liberty 
16f6eda7f8SDave Liu #include <config.h>
17f046ccd1SEran Liberty #if defined(CONFIG_E300)
18f046ccd1SEran Liberty #include <asm/e300.h>
19f046ccd1SEran Liberty #endif
20f046ccd1SEran Liberty 
21e080313cSDave Liu /* MPC83xx cpu provide RCR register to do reset thing specially
22f046ccd1SEran Liberty  */
23f046ccd1SEran Liberty #define MPC83xx_RESET
24f046ccd1SEran Liberty 
25e080313cSDave Liu /* System reset offset (PowerPC standard)
26f046ccd1SEran Liberty  */
27f046ccd1SEran Liberty #define EXC_OFF_SYS_RESET		0x0100
2802032e8fSRafal Jaworowski #define	_START_OFFSET			EXC_OFF_SYS_RESET
29f046ccd1SEran Liberty 
30e080313cSDave Liu /* IMMRBAR - Internal Memory Register Base Address
31f046ccd1SEran Liberty  */
32e080313cSDave Liu #define CONFIG_DEFAULT_IMMR		0xFF400000	/* Default IMMR base address */
33e080313cSDave Liu #define IMMRBAR				0x0000		/* Register offset to immr */
34e080313cSDave Liu #define IMMRBAR_BASE_ADDR		0xFFF00000	/* Base address mask */
35f046ccd1SEran Liberty #define IMMRBAR_RES			~(IMMRBAR_BASE_ADDR)
36f046ccd1SEran Liberty 
37e080313cSDave Liu /* LAWBAR - Local Access Window Base Address Register
38f046ccd1SEran Liberty  */
39e080313cSDave Liu #define LBLAWBAR0			0x0020		/* Register offset to immr */
40f046ccd1SEran Liberty #define LBLAWAR0			0x0024
41f046ccd1SEran Liberty #define LBLAWBAR1			0x0028
42f046ccd1SEran Liberty #define LBLAWAR1			0x002C
43f046ccd1SEran Liberty #define LBLAWBAR2			0x0030
44f046ccd1SEran Liberty #define LBLAWAR2			0x0034
45f046ccd1SEran Liberty #define LBLAWBAR3			0x0038
46f046ccd1SEran Liberty #define LBLAWAR3			0x003C
47e080313cSDave Liu #define LAWBAR_BAR			0xFFFFF000	/* Base address mask */
48f046ccd1SEran Liberty 
49e080313cSDave Liu /* SPRIDR - System Part and Revision ID Register
50f6eda7f8SDave Liu  */
51e5c4ade4SKim Phillips #define SPRIDR_PARTID			0xFFFF0000	/* Part Id */
52e5c4ade4SKim Phillips #define SPRIDR_REVID			0x0000FFFF	/* Revision Id */
53e080313cSDave Liu 
54e5c4ade4SKim Phillips #if defined(CONFIG_MPC834X)
55e5c4ade4SKim Phillips #define REVID_MAJOR(spridr)		((spridr & 0x0000FF00) >> 8)
56e5c4ade4SKim Phillips #define REVID_MINOR(spridr)		(spridr & 0x000000FF)
57e5c4ade4SKim Phillips #else
58e5c4ade4SKim Phillips #define REVID_MAJOR(spridr)		((spridr & 0x000000F0) >> 4)
59e5c4ade4SKim Phillips #define REVID_MINOR(spridr)		(spridr & 0x0000000F)
60e5c4ade4SKim Phillips #endif
615f820439SDave Liu 
62e5c4ade4SKim Phillips #define PARTID_NO_E(spridr)		((spridr & 0xFFFE0000) >> 16)
63e5c4ade4SKim Phillips #define IS_E_PROCESSOR(spridr)		(!(spridr & 0x00010000)) /* has SEC */
645f820439SDave Liu 
65e5c4ade4SKim Phillips #define SPR_8311			0x80B2
66e5c4ade4SKim Phillips #define SPR_8313			0x80B0
67e5c4ade4SKim Phillips #define SPR_8314			0x80B6
68e5c4ade4SKim Phillips #define SPR_8315			0x80B4
69e5c4ade4SKim Phillips #define SPR_8321			0x8066
70e5c4ade4SKim Phillips #define SPR_8323			0x8062
71e5c4ade4SKim Phillips #define SPR_8343			0x8036
72e5c4ade4SKim Phillips #define SPR_8347_TBGA_			0x8032
73e5c4ade4SKim Phillips #define SPR_8347_PBGA_			0x8034
74e5c4ade4SKim Phillips #define SPR_8349			0x8030
75e5c4ade4SKim Phillips #define SPR_8358_TBGA_			0x804A
76e5c4ade4SKim Phillips #define SPR_8358_PBGA_			0x804E
77e5c4ade4SKim Phillips #define SPR_8360			0x8048
78e5c4ade4SKim Phillips #define SPR_8377			0x80C6
79e5c4ade4SKim Phillips #define SPR_8378			0x80C4
80e5c4ade4SKim Phillips #define SPR_8379			0x80C2
81d87c57b2SScott Wood 
82e080313cSDave Liu /* SPCR - System Priority Configuration Register
83f046ccd1SEran Liberty  */
84e080313cSDave Liu #define SPCR_PCIHPE			0x10000000	/* PCI Highest Priority Enable */
85e080313cSDave Liu #define SPCR_PCIHPE_SHIFT		(31-3)
86e080313cSDave Liu #define SPCR_PCIPR			0x03000000	/* PCI bridge system bus request priority */
87e080313cSDave Liu #define SPCR_PCIPR_SHIFT		(31-7)
88e080313cSDave Liu #define SPCR_OPT			0x00800000	/* Optimize */
895bbeea86SMichael Barkowski #define SPCR_OPT_SHIFT			(31-8)
90e080313cSDave Liu #define SPCR_TBEN			0x00400000	/* E300 PowerPC core time base unit enable */
91e080313cSDave Liu #define SPCR_TBEN_SHIFT			(31-9)
92e080313cSDave Liu #define SPCR_COREPR			0x00300000	/* E300 PowerPC Core system bus request priority */
93e080313cSDave Liu #define SPCR_COREPR_SHIFT		(31-11)
94e080313cSDave Liu 
953e78a31cSKumar Gala #if defined(CONFIG_MPC834X)
96e080313cSDave Liu /* SPCR bits - MPC8349 specific */
97e080313cSDave Liu #define SPCR_TSEC1DP			0x00003000	/* TSEC1 data priority */
98e080313cSDave Liu #define SPCR_TSEC1DP_SHIFT		(31-19)
99e080313cSDave Liu #define SPCR_TSEC1BDP			0x00000C00	/* TSEC1 buffer descriptor priority */
100e080313cSDave Liu #define SPCR_TSEC1BDP_SHIFT		(31-21)
101e080313cSDave Liu #define SPCR_TSEC1EP			0x00000300	/* TSEC1 emergency priority */
102e080313cSDave Liu #define SPCR_TSEC1EP_SHIFT		(31-23)
103e080313cSDave Liu #define SPCR_TSEC2DP			0x00000030	/* TSEC2 data priority */
104e080313cSDave Liu #define SPCR_TSEC2DP_SHIFT		(31-27)
105e080313cSDave Liu #define SPCR_TSEC2BDP			0x0000000C	/* TSEC2 buffer descriptor priority */
106e080313cSDave Liu #define SPCR_TSEC2BDP_SHIFT		(31-29)
107e080313cSDave Liu #define SPCR_TSEC2EP			0x00000003	/* TSEC2 emergency priority */
108e080313cSDave Liu #define SPCR_TSEC2EP_SHIFT		(31-31)
109d87c57b2SScott Wood 
11003051c3dSDave Liu #elif defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)
11103051c3dSDave Liu /* SPCR bits - MPC831x and MPC837x specific */
112d87c57b2SScott Wood #define SPCR_TSECDP			0x00003000	/* TSEC data priority */
113d87c57b2SScott Wood #define SPCR_TSECDP_SHIFT		(31-19)
114ec2638eaSDave Liu #define SPCR_TSECBDP			0x00000C00	/* TSEC buffer descriptor priority */
115ec2638eaSDave Liu #define SPCR_TSECBDP_SHIFT		(31-21)
116ec2638eaSDave Liu #define SPCR_TSECEP			0x00000300	/* TSEC emergency priority */
117ec2638eaSDave Liu #define SPCR_TSECEP_SHIFT		(31-23)
118e080313cSDave Liu #endif
119e080313cSDave Liu 
120e080313cSDave Liu /* SICRL/H - System I/O Configuration Register Low/High
121e080313cSDave Liu  */
1223e78a31cSKumar Gala #if defined(CONFIG_MPC834X)
123e080313cSDave Liu /* SICRL bits - MPC8349 specific */
124e080313cSDave Liu #define SICRL_LDP_A			0x80000000
125e080313cSDave Liu #define SICRL_USB1			0x40000000
126e080313cSDave Liu #define SICRL_USB0			0x20000000
127e080313cSDave Liu #define SICRL_UART			0x0C000000
128e080313cSDave Liu #define SICRL_GPIO1_A			0x02000000
129e080313cSDave Liu #define SICRL_GPIO1_B			0x01000000
130e080313cSDave Liu #define SICRL_GPIO1_C			0x00800000
131e080313cSDave Liu #define SICRL_GPIO1_D			0x00400000
132e080313cSDave Liu #define SICRL_GPIO1_E			0x00200000
133e080313cSDave Liu #define SICRL_GPIO1_F			0x00180000
134e080313cSDave Liu #define SICRL_GPIO1_G			0x00040000
135e080313cSDave Liu #define SICRL_GPIO1_H			0x00020000
136e080313cSDave Liu #define SICRL_GPIO1_I			0x00010000
137e080313cSDave Liu #define SICRL_GPIO1_J			0x00008000
138e080313cSDave Liu #define SICRL_GPIO1_K			0x00004000
139e080313cSDave Liu #define SICRL_GPIO1_L			0x00003000
140e080313cSDave Liu 
141e080313cSDave Liu /* SICRH bits - MPC8349 specific */
142e080313cSDave Liu #define SICRH_DDR			0x80000000
143e080313cSDave Liu #define SICRH_TSEC1_A			0x10000000
144e080313cSDave Liu #define SICRH_TSEC1_B			0x08000000
145e080313cSDave Liu #define SICRH_TSEC1_C			0x04000000
146e080313cSDave Liu #define SICRH_TSEC1_D			0x02000000
147e080313cSDave Liu #define SICRH_TSEC1_E			0x01000000
148e080313cSDave Liu #define SICRH_TSEC1_F			0x00800000
149e080313cSDave Liu #define SICRH_TSEC2_A			0x00400000
150e080313cSDave Liu #define SICRH_TSEC2_B			0x00200000
151e080313cSDave Liu #define SICRH_TSEC2_C			0x00100000
152e080313cSDave Liu #define SICRH_TSEC2_D			0x00080000
153e080313cSDave Liu #define SICRH_TSEC2_E			0x00040000
154e080313cSDave Liu #define SICRH_TSEC2_F			0x00020000
155e080313cSDave Liu #define SICRH_TSEC2_G			0x00010000
156e080313cSDave Liu #define SICRH_TSEC2_H			0x00008000
157e080313cSDave Liu #define SICRH_GPIO2_A			0x00004000
158e080313cSDave Liu #define SICRH_GPIO2_B			0x00002000
159e080313cSDave Liu #define SICRH_GPIO2_C			0x00001000
160e080313cSDave Liu #define SICRH_GPIO2_D			0x00000800
161e080313cSDave Liu #define SICRH_GPIO2_E			0x00000400
162e080313cSDave Liu #define SICRH_GPIO2_F			0x00000200
163e080313cSDave Liu #define SICRH_GPIO2_G			0x00000180
164e080313cSDave Liu #define SICRH_GPIO2_H			0x00000060
165e080313cSDave Liu #define SICRH_TSOBI1			0x00000002
166e080313cSDave Liu #define SICRH_TSOBI2			0x00000001
167e080313cSDave Liu 
168e080313cSDave Liu #elif defined(CONFIG_MPC8360)
169e080313cSDave Liu /* SICRL bits - MPC8360 specific */
170e080313cSDave Liu #define SICRL_LDP_A			0xC0000000
171e080313cSDave Liu #define SICRL_LCLK_1			0x10000000
172e080313cSDave Liu #define SICRL_LCLK_2			0x08000000
173e080313cSDave Liu #define SICRL_SRCID_A			0x03000000
174e080313cSDave Liu #define SICRL_IRQ_CKSTP_A		0x00C00000
175e080313cSDave Liu 
176e080313cSDave Liu /* SICRH bits - MPC8360 specific */
177e080313cSDave Liu #define SICRH_DDR			0x80000000
178e080313cSDave Liu #define SICRH_SECONDARY_DDR		0x40000000
179e080313cSDave Liu #define SICRH_SDDROE			0x20000000
180e080313cSDave Liu #define SICRH_IRQ3			0x10000000
181e080313cSDave Liu #define SICRH_UC1EOBI			0x00000004
182e080313cSDave Liu #define SICRH_UC2E1OBI			0x00000002
183e080313cSDave Liu #define SICRH_UC2E2OBI			0x00000001
18424c3aca3SDave Liu 
18524c3aca3SDave Liu #elif defined(CONFIG_MPC832X)
18624c3aca3SDave Liu /* SICRL bits - MPC832X specific */
18724c3aca3SDave Liu #define SICRL_LDP_LCS_A			0x80000000
18824c3aca3SDave Liu #define SICRL_IRQ_CKS			0x20000000
18924c3aca3SDave Liu #define SICRL_PCI_MSRC			0x10000000
19024c3aca3SDave Liu #define SICRL_URT_CTPR			0x06000000
19124c3aca3SDave Liu #define SICRL_IRQ_CTPR			0x00C00000
192d87c57b2SScott Wood 
193555da617SDave Liu #elif defined(CONFIG_MPC8313)
194555da617SDave Liu /* SICRL bits - MPC8313 specific */
195d87c57b2SScott Wood #define SICRL_LBC			0x30000000
196d87c57b2SScott Wood #define SICRL_UART			0x0C000000
197d87c57b2SScott Wood #define SICRL_SPI_A			0x03000000
198d87c57b2SScott Wood #define SICRL_SPI_B			0x00C00000
199d87c57b2SScott Wood #define SICRL_SPI_C			0x00300000
200d87c57b2SScott Wood #define SICRL_SPI_D			0x000C0000
201d87c57b2SScott Wood #define SICRL_USBDR			0x00000C00
202d87c57b2SScott Wood #define SICRL_ETSEC1_A			0x0000000C
203d87c57b2SScott Wood #define SICRL_ETSEC2_A			0x00000003
204d87c57b2SScott Wood 
205555da617SDave Liu /* SICRH bits - MPC8313 specific */
206d87c57b2SScott Wood #define SICRH_INTR_A			0x02000000
207d87c57b2SScott Wood #define SICRH_INTR_B			0x00C00000
208d87c57b2SScott Wood #define SICRH_IIC			0x00300000
209d87c57b2SScott Wood #define SICRH_ETSEC2_B			0x000C0000
210d87c57b2SScott Wood #define SICRH_ETSEC2_C			0x00030000
211d87c57b2SScott Wood #define SICRH_ETSEC2_D			0x0000C000
212d87c57b2SScott Wood #define SICRH_ETSEC2_E			0x00003000
213d87c57b2SScott Wood #define SICRH_ETSEC2_F			0x00000C00
214d87c57b2SScott Wood #define SICRH_ETSEC2_G			0x00000300
215d87c57b2SScott Wood #define SICRH_ETSEC1_B			0x00000080
216d87c57b2SScott Wood #define SICRH_ETSEC1_C			0x00000060
217d87c57b2SScott Wood #define SICRH_GTX1_DLY			0x00000008
218d87c57b2SScott Wood #define SICRH_GTX2_DLY			0x00000004
219d87c57b2SScott Wood #define SICRH_TSOBI1			0x00000002
220d87c57b2SScott Wood #define SICRH_TSOBI2			0x00000001
221d87c57b2SScott Wood 
222555da617SDave Liu #elif defined(CONFIG_MPC8315)
223555da617SDave Liu /* SICRL bits - MPC8315 specific */
224555da617SDave Liu #define SICRL_DMA_CH0			0xc0000000
225555da617SDave Liu #define SICRL_DMA_SPI			0x30000000
226555da617SDave Liu #define SICRL_UART			0x0c000000
227555da617SDave Liu #define SICRL_IRQ4			0x02000000
228555da617SDave Liu #define SICRL_IRQ5			0x01800000
229555da617SDave Liu #define SICRL_IRQ6_7			0x00400000
230555da617SDave Liu #define SICRL_IIC1			0x00300000
231555da617SDave Liu #define SICRL_TDM			0x000c0000
232555da617SDave Liu #define SICRL_TDM_SHARED		0x00030000
233555da617SDave Liu #define SICRL_PCI_A			0x0000c000
234555da617SDave Liu #define SICRL_ELBC_A			0x00003000
235555da617SDave Liu #define SICRL_ETSEC1_A			0x000000c0
236555da617SDave Liu #define SICRL_ETSEC1_B			0x00000030
237555da617SDave Liu #define SICRL_ETSEC1_C			0x0000000c
238555da617SDave Liu #define SICRL_TSEXPOBI			0x00000001
239555da617SDave Liu 
240555da617SDave Liu /* SICRH bits - MPC8315 specific */
241555da617SDave Liu #define SICRH_GPIO_0			0xc0000000
242555da617SDave Liu #define SICRH_GPIO_1			0x30000000
243555da617SDave Liu #define SICRH_GPIO_2			0x0c000000
244555da617SDave Liu #define SICRH_GPIO_3			0x03000000
245555da617SDave Liu #define SICRH_GPIO_4			0x00c00000
246555da617SDave Liu #define SICRH_GPIO_5			0x00300000
247555da617SDave Liu #define SICRH_GPIO_6			0x000c0000
248555da617SDave Liu #define SICRH_GPIO_7			0x00030000
249555da617SDave Liu #define SICRH_GPIO_8			0x0000c000
250555da617SDave Liu #define SICRH_GPIO_9			0x00003000
251555da617SDave Liu #define SICRH_GPIO_10			0x00000c00
252555da617SDave Liu #define SICRH_GPIO_11			0x00000300
253555da617SDave Liu #define SICRH_ETSEC2_A			0x000000c0
254555da617SDave Liu #define SICRH_TSOBI1			0x00000002
255555da617SDave Liu #define SICRH_TSOBI2			0x00000001
256555da617SDave Liu 
25703051c3dSDave Liu #elif defined(CONFIG_MPC837X)
25803051c3dSDave Liu /* SICRL bits - MPC837x specific */
25903051c3dSDave Liu #define SICRL_USB_A			0xC0000000
26003051c3dSDave Liu #define SICRL_USB_B			0x30000000
26103051c3dSDave Liu #define SICRL_UART			0x0C000000
26203051c3dSDave Liu #define SICRL_GPIO_A			0x02000000
26303051c3dSDave Liu #define SICRL_GPIO_B			0x01000000
26403051c3dSDave Liu #define SICRL_GPIO_C			0x00800000
26503051c3dSDave Liu #define SICRL_GPIO_D			0x00400000
26603051c3dSDave Liu #define SICRL_GPIO_E			0x00200000
26703051c3dSDave Liu #define SICRL_GPIO_F			0x00180000
26803051c3dSDave Liu #define SICRL_GPIO_G			0x00040000
26903051c3dSDave Liu #define SICRL_GPIO_H			0x00020000
27003051c3dSDave Liu #define SICRL_GPIO_I			0x00010000
27103051c3dSDave Liu #define SICRL_GPIO_J			0x00008000
27203051c3dSDave Liu #define SICRL_GPIO_K			0x00004000
27303051c3dSDave Liu #define SICRL_GPIO_L			0x00003000
27403051c3dSDave Liu #define SICRL_DMA_A			0x00000800
27503051c3dSDave Liu #define SICRL_DMA_B			0x00000400
27603051c3dSDave Liu #define SICRL_DMA_C			0x00000200
27703051c3dSDave Liu #define SICRL_DMA_D			0x00000100
27803051c3dSDave Liu #define SICRL_DMA_E			0x00000080
27903051c3dSDave Liu #define SICRL_DMA_F			0x00000040
28003051c3dSDave Liu #define SICRL_DMA_G			0x00000020
28103051c3dSDave Liu #define SICRL_DMA_H			0x00000010
28203051c3dSDave Liu #define SICRL_DMA_I			0x00000008
28303051c3dSDave Liu #define SICRL_DMA_J			0x00000004
28403051c3dSDave Liu #define SICRL_LDP_A			0x00000002
28503051c3dSDave Liu #define SICRL_LDP_B			0x00000001
28603051c3dSDave Liu 
28703051c3dSDave Liu /* SICRH bits - MPC837x specific */
28803051c3dSDave Liu #define SICRH_DDR			0x80000000
28903051c3dSDave Liu #define SICRH_TSEC1_A			0x10000000
29003051c3dSDave Liu #define SICRH_TSEC1_B			0x08000000
29103051c3dSDave Liu #define SICRH_TSEC2_A			0x00400000
29203051c3dSDave Liu #define SICRH_TSEC2_B			0x00200000
29303051c3dSDave Liu #define SICRH_TSEC2_C			0x00100000
29403051c3dSDave Liu #define SICRH_TSEC2_D			0x00080000
29503051c3dSDave Liu #define SICRH_TSEC2_E			0x00040000
29603051c3dSDave Liu #define SICRH_TMR			0x00010000
29703051c3dSDave Liu #define SICRH_GPIO2_A			0x00008000
29803051c3dSDave Liu #define SICRH_GPIO2_B			0x00004000
29903051c3dSDave Liu #define SICRH_GPIO2_C			0x00002000
30003051c3dSDave Liu #define SICRH_GPIO2_D			0x00001000
30103051c3dSDave Liu #define SICRH_GPIO2_E			0x00000C00
30203051c3dSDave Liu #define SICRH_GPIO2_F			0x00000300
30303051c3dSDave Liu #define SICRH_GPIO2_G			0x000000C0
30403051c3dSDave Liu #define SICRH_GPIO2_H			0x00000030
30503051c3dSDave Liu #define SICRH_SPI			0x00000003
306e080313cSDave Liu #endif
307e080313cSDave Liu 
308e080313cSDave Liu /* SWCRR - System Watchdog Control Register
309e080313cSDave Liu  */
310e080313cSDave Liu #define SWCRR				0x0204		/* Register offset to immr */
311e080313cSDave Liu #define SWCRR_SWTC			0xFFFF0000	/* Software Watchdog Time Count */
312e080313cSDave Liu #define SWCRR_SWEN			0x00000004	/* Watchdog Enable bit */
313e080313cSDave Liu #define SWCRR_SWRI			0x00000002	/* Software Watchdog Reset/Interrupt Select bit */
314e080313cSDave Liu #define SWCRR_SWPR			0x00000001	/* Software Watchdog Counter Prescale bit */
315e080313cSDave Liu #define SWCRR_RES			~(SWCRR_SWTC | SWCRR_SWEN | SWCRR_SWRI | SWCRR_SWPR)
316e080313cSDave Liu 
317e080313cSDave Liu /* SWCNR - System Watchdog Counter Register
318e080313cSDave Liu  */
319e080313cSDave Liu #define SWCNR				0x0208		/* Register offset to immr */
320e080313cSDave Liu #define SWCNR_SWCN			0x0000FFFF	/* Software Watchdog Count mask */
321e080313cSDave Liu #define SWCNR_RES			~(SWCNR_SWCN)
322e080313cSDave Liu 
323e080313cSDave Liu /* SWSRR - System Watchdog Service Register
324e080313cSDave Liu  */
325e080313cSDave Liu #define SWSRR				0x020E		/* Register offset to immr */
326e080313cSDave Liu 
327e080313cSDave Liu /* ACR - Arbiter Configuration Register
328e080313cSDave Liu  */
329e080313cSDave Liu #define ACR_COREDIS			0x10000000	/* Core disable */
330e080313cSDave Liu #define ACR_COREDIS_SHIFT		(31-7)
331e080313cSDave Liu #define ACR_PIPE_DEP			0x00070000	/* Pipeline depth */
332e080313cSDave Liu #define ACR_PIPE_DEP_SHIFT		(31-15)
333e080313cSDave Liu #define ACR_PCI_RPTCNT			0x00007000	/* PCI repeat count */
334e080313cSDave Liu #define ACR_PCI_RPTCNT_SHIFT		(31-19)
335e080313cSDave Liu #define ACR_RPTCNT			0x00000700	/* Repeat count */
336e080313cSDave Liu #define ACR_RPTCNT_SHIFT		(31-23)
337e080313cSDave Liu #define ACR_APARK			0x00000030	/* Address parking */
338e080313cSDave Liu #define ACR_APARK_SHIFT			(31-27)
339e080313cSDave Liu #define ACR_PARKM			0x0000000F	/* Parking master */
340e080313cSDave Liu #define ACR_PARKM_SHIFT			(31-31)
341e080313cSDave Liu 
342e080313cSDave Liu /* ATR - Arbiter Timers Register
343e080313cSDave Liu  */
344e080313cSDave Liu #define ATR_DTO				0x00FF0000	/* Data time out */
345e080313cSDave Liu #define ATR_ATO				0x000000FF	/* Address time out */
346e080313cSDave Liu 
347e080313cSDave Liu /* AER - Arbiter Event Register
348e080313cSDave Liu  */
349e080313cSDave Liu #define AER_ETEA			0x00000020	/* Transfer error */
350e080313cSDave Liu #define AER_RES				0x00000010	/* Reserved transfer type */
351e080313cSDave Liu #define AER_ECW				0x00000008	/* External control word transfer type */
352e080313cSDave Liu #define AER_AO				0x00000004	/* Address Only transfer type */
353e080313cSDave Liu #define AER_DTO				0x00000002	/* Data time out */
354e080313cSDave Liu #define AER_ATO				0x00000001	/* Address time out */
355e080313cSDave Liu 
356e080313cSDave Liu /* AEATR - Arbiter Event Address Register
357e080313cSDave Liu  */
358e080313cSDave Liu #define AEATR_EVENT			0x07000000	/* Event type */
359e080313cSDave Liu #define AEATR_MSTR_ID			0x001F0000	/* Master Id */
360e080313cSDave Liu #define AEATR_TBST			0x00000800	/* Transfer burst */
361e080313cSDave Liu #define AEATR_TSIZE			0x00000700	/* Transfer Size */
362e080313cSDave Liu #define AEATR_TTYPE			0x0000001F	/* Transfer Type */
363e080313cSDave Liu 
364e080313cSDave Liu /* HRCWL - Hard Reset Configuration Word Low
365e080313cSDave Liu  */
366e080313cSDave Liu #define HRCWL_LBIUCM			0x80000000
367e080313cSDave Liu #define HRCWL_LBIUCM_SHIFT		31
368e080313cSDave Liu #define HRCWL_LCL_BUS_TO_SCB_CLK_1X1	0x00000000
369e080313cSDave Liu #define HRCWL_LCL_BUS_TO_SCB_CLK_2X1	0x80000000
370e080313cSDave Liu 
371e080313cSDave Liu #define HRCWL_DDRCM			0x40000000
372e080313cSDave Liu #define HRCWL_DDRCM_SHIFT		30
373e080313cSDave Liu #define HRCWL_DDR_TO_SCB_CLK_1X1	0x00000000
374e080313cSDave Liu #define HRCWL_DDR_TO_SCB_CLK_2X1	0x40000000
375e080313cSDave Liu 
376e080313cSDave Liu #define HRCWL_SPMF			0x0f000000
377e080313cSDave Liu #define HRCWL_SPMF_SHIFT		24
378e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_16X1		0x00000000
379e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_1X1		0x01000000
380e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_2X1		0x02000000
381e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_3X1		0x03000000
382e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_4X1		0x04000000
383e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_5X1		0x05000000
384e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_6X1		0x06000000
385e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_7X1		0x07000000
386e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_8X1		0x08000000
387e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_9X1		0x09000000
388e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_10X1		0x0A000000
389e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_11X1		0x0B000000
390e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_12X1		0x0C000000
391e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_13X1		0x0D000000
392e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_14X1		0x0E000000
393e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_15X1		0x0F000000
394e080313cSDave Liu 
395e080313cSDave Liu #define HRCWL_VCO_BYPASS		0x00000000
396e080313cSDave Liu #define HRCWL_VCO_1X2			0x00000000
397e080313cSDave Liu #define HRCWL_VCO_1X4			0x00200000
398e080313cSDave Liu #define HRCWL_VCO_1X8			0x00400000
399e080313cSDave Liu 
400e080313cSDave Liu #define HRCWL_COREPLL			0x007F0000
401e080313cSDave Liu #define HRCWL_COREPLL_SHIFT		16
402e080313cSDave Liu #define HRCWL_CORE_TO_CSB_BYPASS	0x00000000
403e080313cSDave Liu #define HRCWL_CORE_TO_CSB_1X1		0x00020000
404e080313cSDave Liu #define HRCWL_CORE_TO_CSB_1_5X1		0x00030000
405e080313cSDave Liu #define HRCWL_CORE_TO_CSB_2X1		0x00040000
406e080313cSDave Liu #define HRCWL_CORE_TO_CSB_2_5X1		0x00050000
407e080313cSDave Liu #define HRCWL_CORE_TO_CSB_3X1		0x00060000
408e080313cSDave Liu 
40924c3aca3SDave Liu #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832X)
410e080313cSDave Liu #define HRCWL_CEVCOD			0x000000C0
411e080313cSDave Liu #define HRCWL_CEVCOD_SHIFT		6
412e080313cSDave Liu #define HRCWL_CE_PLL_VCO_DIV_4		0x00000000
413e080313cSDave Liu #define HRCWL_CE_PLL_VCO_DIV_8		0x00000040
414e080313cSDave Liu #define HRCWL_CE_PLL_VCO_DIV_2		0x00000080
415e080313cSDave Liu 
416e080313cSDave Liu #define HRCWL_CEPDF			0x00000020
417e080313cSDave Liu #define HRCWL_CEPDF_SHIFT		5
418e080313cSDave Liu #define HRCWL_CE_PLL_DIV_1X1		0x00000000
419e080313cSDave Liu #define HRCWL_CE_PLL_DIV_2X1		0x00000020
420e080313cSDave Liu 
421e080313cSDave Liu #define HRCWL_CEPMF			0x0000001F
422e080313cSDave Liu #define HRCWL_CEPMF_SHIFT		0
423e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X16_		0x00000000
424e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X2		0x00000002
425e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X3		0x00000003
426e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X4		0x00000004
427e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X5		0x00000005
428e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X6		0x00000006
429e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X7		0x00000007
430e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X8		0x00000008
431e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X9		0x00000009
432e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X10		0x0000000A
433e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X11		0x0000000B
434e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X12		0x0000000C
435e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X13		0x0000000D
436e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X14		0x0000000E
437e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X15		0x0000000F
438e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X16		0x00000010
439e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X17		0x00000011
440e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X18		0x00000012
441e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X19		0x00000013
442e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X20		0x00000014
443e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X21		0x00000015
444e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X22		0x00000016
445e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X23		0x00000017
446e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X24		0x00000018
447e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X25		0x00000019
448e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X26		0x0000001A
449e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X27		0x0000001B
450e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X28		0x0000001C
451e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X29		0x0000001D
452e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X30		0x0000001E
453e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X31		0x0000001F
45403051c3dSDave Liu 
4556f3931a2SDave Liu #elif defined(CONFIG_MPC8315)
4566f3931a2SDave Liu #define HRCWL_SVCOD			0x30000000
4576f3931a2SDave Liu #define HRCWL_SVCOD_SHIFT		28
4586f3931a2SDave Liu #define HRCWL_SVCOD_DIV_2		0x00000000
4596f3931a2SDave Liu #define HRCWL_SVCOD_DIV_4		0x10000000
4606f3931a2SDave Liu #define HRCWL_SVCOD_DIV_8		0x20000000
4616f3931a2SDave Liu #define HRCWL_SVCOD_DIV_1		0x30000000
4626f3931a2SDave Liu 
4636f3931a2SDave Liu #elif defined(CONFIG_MPC837X)
46403051c3dSDave Liu #define HRCWL_SVCOD			0x30000000
46503051c3dSDave Liu #define HRCWL_SVCOD_SHIFT		28
46603051c3dSDave Liu #define HRCWL_SVCOD_DIV_4		0x00000000
46703051c3dSDave Liu #define HRCWL_SVCOD_DIV_8		0x10000000
46803051c3dSDave Liu #define HRCWL_SVCOD_DIV_2		0x20000000
46903051c3dSDave Liu #define HRCWL_SVCOD_DIV_1		0x30000000
470e080313cSDave Liu #endif
471e080313cSDave Liu 
472e080313cSDave Liu /* HRCWH - Hardware Reset Configuration Word High
473e080313cSDave Liu  */
474e080313cSDave Liu #define HRCWH_PCI_HOST			0x80000000
475e080313cSDave Liu #define HRCWH_PCI_HOST_SHIFT		31
476e080313cSDave Liu #define HRCWH_PCI_AGENT			0x00000000
477e080313cSDave Liu 
4783e78a31cSKumar Gala #if defined(CONFIG_MPC834X)
479e080313cSDave Liu #define HRCWH_32_BIT_PCI		0x00000000
480e080313cSDave Liu #define HRCWH_64_BIT_PCI		0x40000000
481e080313cSDave Liu #endif
482e080313cSDave Liu 
483e080313cSDave Liu #define HRCWH_PCI1_ARBITER_DISABLE	0x00000000
484e080313cSDave Liu #define HRCWH_PCI1_ARBITER_ENABLE	0x20000000
485e080313cSDave Liu 
486e080313cSDave Liu #define HRCWH_PCI_ARBITER_DISABLE	0x00000000
487e080313cSDave Liu #define HRCWH_PCI_ARBITER_ENABLE	0x20000000
488e080313cSDave Liu 
4893e78a31cSKumar Gala #if defined(CONFIG_MPC834X)
490e080313cSDave Liu #define HRCWH_PCI2_ARBITER_DISABLE	0x00000000
491e080313cSDave Liu #define HRCWH_PCI2_ARBITER_ENABLE	0x10000000
492e080313cSDave Liu 
493e080313cSDave Liu #elif defined(CONFIG_MPC8360)
494e080313cSDave Liu #define HRCWH_PCICKDRV_DISABLE		0x00000000
495e080313cSDave Liu #define HRCWH_PCICKDRV_ENABLE		0x10000000
496e080313cSDave Liu #endif
497e080313cSDave Liu 
498e080313cSDave Liu #define HRCWH_CORE_DISABLE		0x08000000
499e080313cSDave Liu #define HRCWH_CORE_ENABLE		0x00000000
500e080313cSDave Liu 
501e080313cSDave Liu #define HRCWH_FROM_0X00000100		0x00000000
502e080313cSDave Liu #define HRCWH_FROM_0XFFF00100		0x04000000
503e080313cSDave Liu 
504e080313cSDave Liu #define HRCWH_BOOTSEQ_DISABLE		0x00000000
505e080313cSDave Liu #define HRCWH_BOOTSEQ_NORMAL		0x01000000
506e080313cSDave Liu #define HRCWH_BOOTSEQ_EXTENDED		0x02000000
507e080313cSDave Liu 
508e080313cSDave Liu #define HRCWH_SW_WATCHDOG_DISABLE	0x00000000
509e080313cSDave Liu #define HRCWH_SW_WATCHDOG_ENABLE	0x00800000
510e080313cSDave Liu 
511e080313cSDave Liu #define HRCWH_ROM_LOC_DDR_SDRAM		0x00000000
512e080313cSDave Liu #define HRCWH_ROM_LOC_PCI1		0x00100000
5133e78a31cSKumar Gala #if defined(CONFIG_MPC834X)
514e080313cSDave Liu #define HRCWH_ROM_LOC_PCI2		0x00200000
515e080313cSDave Liu #endif
51603051c3dSDave Liu #if defined(CONIFG_MPC837X)
51703051c3dSDave Liu #define HRCWH_ROM_LOC_ON_CHIP_ROM	0x00300000
51803051c3dSDave Liu #endif
519e080313cSDave Liu #define HRCWH_ROM_LOC_LOCAL_8BIT	0x00500000
520e080313cSDave Liu #define HRCWH_ROM_LOC_LOCAL_16BIT	0x00600000
521e080313cSDave Liu #define HRCWH_ROM_LOC_LOCAL_32BIT	0x00700000
522e080313cSDave Liu 
52303051c3dSDave Liu #if defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)
524d87c57b2SScott Wood #define HRCWH_ROM_LOC_NAND_SP_8BIT	0x00100000
525d87c57b2SScott Wood #define HRCWH_ROM_LOC_NAND_SP_16BIT	0x00200000
526d87c57b2SScott Wood #define HRCWH_ROM_LOC_NAND_LP_8BIT	0x00500000
527d87c57b2SScott Wood #define HRCWH_ROM_LOC_NAND_LP_16BIT	0x00600000
528d87c57b2SScott Wood 
529d87c57b2SScott Wood #define HRCWH_RL_EXT_LEGACY		0x00000000
530d87c57b2SScott Wood #define HRCWH_RL_EXT_NAND		0x00040000
531d87c57b2SScott Wood 
532d87c57b2SScott Wood #define HRCWH_TSEC1M_IN_MII		0x00000000
533d87c57b2SScott Wood #define HRCWH_TSEC1M_IN_RMII		0x00002000
534d87c57b2SScott Wood #define HRCWH_TSEC1M_IN_RGMII		0x00006000
535d87c57b2SScott Wood #define HRCWH_TSEC1M_IN_RTBI		0x0000A000
536d87c57b2SScott Wood #define HRCWH_TSEC1M_IN_SGMII		0x0000C000
537d87c57b2SScott Wood 
538d87c57b2SScott Wood #define HRCWH_TSEC2M_IN_MII		0x00000000
539d87c57b2SScott Wood #define HRCWH_TSEC2M_IN_RMII		0x00000400
540d87c57b2SScott Wood #define HRCWH_TSEC2M_IN_RGMII		0x00000C00
541d87c57b2SScott Wood #define HRCWH_TSEC2M_IN_RTBI		0x00001400
542d87c57b2SScott Wood #define HRCWH_TSEC2M_IN_SGMII		0x00001800
543d87c57b2SScott Wood #endif
544d87c57b2SScott Wood 
5453e78a31cSKumar Gala #if defined(CONFIG_MPC834X)
546e080313cSDave Liu #define HRCWH_TSEC1M_IN_RGMII		0x00000000
547e080313cSDave Liu #define HRCWH_TSEC1M_IN_RTBI		0x00004000
548e080313cSDave Liu #define HRCWH_TSEC1M_IN_GMII		0x00008000
549e080313cSDave Liu #define HRCWH_TSEC1M_IN_TBI		0x0000C000
550e080313cSDave Liu #define HRCWH_TSEC2M_IN_RGMII		0x00000000
551e080313cSDave Liu #define HRCWH_TSEC2M_IN_RTBI		0x00001000
552e080313cSDave Liu #define HRCWH_TSEC2M_IN_GMII		0x00002000
553e080313cSDave Liu #define HRCWH_TSEC2M_IN_TBI		0x00003000
554e080313cSDave Liu #endif
555e080313cSDave Liu 
556e080313cSDave Liu #if defined(CONFIG_MPC8360)
557e080313cSDave Liu #define HRCWH_SECONDARY_DDR_DISABLE	0x00000000
558e080313cSDave Liu #define HRCWH_SECONDARY_DDR_ENABLE	0x00000010
559e080313cSDave Liu #endif
560e080313cSDave Liu 
561e080313cSDave Liu #define HRCWH_BIG_ENDIAN		0x00000000
562e080313cSDave Liu #define HRCWH_LITTLE_ENDIAN		0x00000008
563e080313cSDave Liu 
564e080313cSDave Liu #define HRCWH_LALE_NORMAL		0x00000000
565e080313cSDave Liu #define HRCWH_LALE_EARLY		0x00000004
566e080313cSDave Liu 
567e080313cSDave Liu #define HRCWH_LDP_SET			0x00000000
568e080313cSDave Liu #define HRCWH_LDP_CLEAR			0x00000002
569e080313cSDave Liu 
570e080313cSDave Liu /* RSR - Reset Status Register
571e080313cSDave Liu  */
572555da617SDave Liu #if defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)
57303051c3dSDave Liu #define RSR_RSTSRC			0xF0000000	/* Reset source */
57403051c3dSDave Liu #define RSR_RSTSRC_SHIFT		28
57503051c3dSDave Liu #else
576e080313cSDave Liu #define RSR_RSTSRC			0xE0000000	/* Reset source */
577e080313cSDave Liu #define RSR_RSTSRC_SHIFT		29
57803051c3dSDave Liu #endif
579e080313cSDave Liu #define RSR_BSF				0x00010000	/* Boot seq. fail */
580e080313cSDave Liu #define RSR_BSF_SHIFT			16
581e080313cSDave Liu #define RSR_SWSR			0x00002000	/* software soft reset */
582e080313cSDave Liu #define RSR_SWSR_SHIFT			13
583e080313cSDave Liu #define RSR_SWHR			0x00001000	/* software hard reset */
584e080313cSDave Liu #define RSR_SWHR_SHIFT			12
585e080313cSDave Liu #define RSR_JHRS			0x00000200	/* jtag hreset */
586e080313cSDave Liu #define RSR_JHRS_SHIFT			9
587e080313cSDave Liu #define RSR_JSRS			0x00000100	/* jtag sreset status */
588e080313cSDave Liu #define RSR_JSRS_SHIFT			8
589e080313cSDave Liu #define RSR_CSHR			0x00000010	/* checkstop reset status */
590e080313cSDave Liu #define RSR_CSHR_SHIFT			4
591e080313cSDave Liu #define RSR_SWRS			0x00000008	/* software watchdog reset status */
592e080313cSDave Liu #define RSR_SWRS_SHIFT			3
593e080313cSDave Liu #define RSR_BMRS			0x00000004	/* bus monitop reset status */
594e080313cSDave Liu #define RSR_BMRS_SHIFT			2
595e080313cSDave Liu #define RSR_SRS				0x00000002	/* soft reset status */
596e080313cSDave Liu #define RSR_SRS_SHIFT			1
597e080313cSDave Liu #define RSR_HRS				0x00000001	/* hard reset status */
598e080313cSDave Liu #define RSR_HRS_SHIFT			0
599e080313cSDave Liu #define RSR_RES				~(RSR_RSTSRC | RSR_BSF | RSR_SWSR | RSR_SWHR |\
600e080313cSDave Liu 					 RSR_JHRS | RSR_JSRS | RSR_CSHR | RSR_SWRS |\
601e080313cSDave Liu 					 RSR_BMRS | RSR_SRS | RSR_HRS)
602e080313cSDave Liu /* RMR - Reset Mode Register
603e080313cSDave Liu  */
604e080313cSDave Liu #define RMR_CSRE			0x00000001	/* checkstop reset enable */
605e080313cSDave Liu #define RMR_CSRE_SHIFT			0
606e080313cSDave Liu #define RMR_RES				~(RMR_CSRE)
607e080313cSDave Liu 
608e080313cSDave Liu /* RCR - Reset Control Register
609e080313cSDave Liu  */
610e080313cSDave Liu #define RCR_SWHR			0x00000002	/* software hard reset */
611e080313cSDave Liu #define RCR_SWSR			0x00000001	/* software soft reset */
612e080313cSDave Liu #define RCR_RES				~(RCR_SWHR | RCR_SWSR)
613e080313cSDave Liu 
614e080313cSDave Liu /* RCER - Reset Control Enable Register
615e080313cSDave Liu  */
616e080313cSDave Liu #define RCER_CRE			0x00000001	/* software hard reset */
617e080313cSDave Liu #define RCER_RES			~(RCER_CRE)
618e080313cSDave Liu 
619e080313cSDave Liu /* SPMR - System PLL Mode Register
620e080313cSDave Liu  */
621e080313cSDave Liu #define SPMR_LBIUCM			0x80000000
622e080313cSDave Liu #define SPMR_DDRCM			0x40000000
623e080313cSDave Liu #define SPMR_SPMF			0x0F000000
624e080313cSDave Liu #define SPMR_CKID			0x00800000
625e080313cSDave Liu #define SPMR_CKID_SHIFT			23
626e080313cSDave Liu #define SPMR_COREPLL			0x007F0000
627e080313cSDave Liu #define SPMR_CEVCOD			0x000000C0
628e080313cSDave Liu #define SPMR_CEPDF			0x00000020
629e080313cSDave Liu #define SPMR_CEPMF			0x0000001F
630e080313cSDave Liu 
631e080313cSDave Liu /* OCCR - Output Clock Control Register
632e080313cSDave Liu  */
633e080313cSDave Liu #define OCCR_PCICOE0			0x80000000
634e080313cSDave Liu #define OCCR_PCICOE1			0x40000000
635e080313cSDave Liu #define OCCR_PCICOE2			0x20000000
636e080313cSDave Liu #define OCCR_PCICOE3			0x10000000
637e080313cSDave Liu #define OCCR_PCICOE4			0x08000000
638e080313cSDave Liu #define OCCR_PCICOE5			0x04000000
639e080313cSDave Liu #define OCCR_PCICOE6			0x02000000
640e080313cSDave Liu #define OCCR_PCICOE7			0x01000000
641e080313cSDave Liu #define OCCR_PCICD0			0x00800000
642e080313cSDave Liu #define OCCR_PCICD1			0x00400000
643e080313cSDave Liu #define OCCR_PCICD2			0x00200000
644e080313cSDave Liu #define OCCR_PCICD3			0x00100000
645e080313cSDave Liu #define OCCR_PCICD4			0x00080000
646e080313cSDave Liu #define OCCR_PCICD5			0x00040000
647e080313cSDave Liu #define OCCR_PCICD6			0x00020000
648e080313cSDave Liu #define OCCR_PCICD7			0x00010000
649e080313cSDave Liu #define OCCR_PCI1CR			0x00000002
650e080313cSDave Liu #define OCCR_PCI2CR			0x00000001
651e080313cSDave Liu #define OCCR_PCICR			OCCR_PCI1CR
652e080313cSDave Liu 
653e080313cSDave Liu /* SCCR - System Clock Control Register
654e080313cSDave Liu  */
655e080313cSDave Liu #define SCCR_ENCCM			0x03000000
656e080313cSDave Liu #define SCCR_ENCCM_SHIFT		24
657e080313cSDave Liu #define SCCR_ENCCM_0			0x00000000
658e080313cSDave Liu #define SCCR_ENCCM_1			0x01000000
659e080313cSDave Liu #define SCCR_ENCCM_2			0x02000000
660e080313cSDave Liu #define SCCR_ENCCM_3			0x03000000
661e080313cSDave Liu 
662e080313cSDave Liu #define SCCR_PCICM			0x00010000
663e080313cSDave Liu #define SCCR_PCICM_SHIFT		16
664e080313cSDave Liu 
66503051c3dSDave Liu #if defined(CONFIG_MPC834X)
66603051c3dSDave Liu /* SCCR bits - MPC834x specific */
667e080313cSDave Liu #define SCCR_TSEC1CM			0xc0000000
668e080313cSDave Liu #define SCCR_TSEC1CM_SHIFT		30
669e080313cSDave Liu #define SCCR_TSEC1CM_0			0x00000000
670e080313cSDave Liu #define SCCR_TSEC1CM_1			0x40000000
671e080313cSDave Liu #define SCCR_TSEC1CM_2			0x80000000
672e080313cSDave Liu #define SCCR_TSEC1CM_3			0xC0000000
673e080313cSDave Liu 
674e080313cSDave Liu #define SCCR_TSEC2CM			0x30000000
675e080313cSDave Liu #define SCCR_TSEC2CM_SHIFT		28
676e080313cSDave Liu #define SCCR_TSEC2CM_0			0x00000000
677e080313cSDave Liu #define SCCR_TSEC2CM_1			0x10000000
678e080313cSDave Liu #define SCCR_TSEC2CM_2			0x20000000
679e080313cSDave Liu #define SCCR_TSEC2CM_3			0x30000000
680d87c57b2SScott Wood 
68103051c3dSDave Liu /* The MPH must have the same clock ratio as DR, unless its clock disabled */
68203051c3dSDave Liu #define SCCR_USBMPHCM			0x00c00000
68303051c3dSDave Liu #define SCCR_USBMPHCM_SHIFT		22
68403051c3dSDave Liu #define SCCR_USBDRCM			0x00300000
68503051c3dSDave Liu #define SCCR_USBDRCM_SHIFT		20
68603051c3dSDave Liu #define SCCR_USBCM			0x00f00000
68703051c3dSDave Liu #define SCCR_USBCM_SHIFT		20
68803051c3dSDave Liu #define SCCR_USBCM_0			0x00000000
68903051c3dSDave Liu #define SCCR_USBCM_1			0x00500000
69003051c3dSDave Liu #define SCCR_USBCM_2			0x00A00000
69103051c3dSDave Liu #define SCCR_USBCM_3			0x00F00000
69203051c3dSDave Liu 
693555da617SDave Liu #elif defined(CONFIG_MPC8313)
694a8cb43a8SDave Liu /* TSEC1 bits are for TSEC2 as well */
695d87c57b2SScott Wood #define SCCR_TSEC1CM			0xc0000000
696d87c57b2SScott Wood #define SCCR_TSEC1CM_SHIFT		30
6979e896478SKim Phillips #define SCCR_TSEC1CM_0			0x00000000
698d87c57b2SScott Wood #define SCCR_TSEC1CM_1			0x40000000
699d87c57b2SScott Wood #define SCCR_TSEC1CM_2			0x80000000
700d87c57b2SScott Wood #define SCCR_TSEC1CM_3			0xC0000000
701d87c57b2SScott Wood 
702d87c57b2SScott Wood #define SCCR_TSEC1ON			0x20000000
703df33f6b4STimur Tabi #define SCCR_TSEC1ON_SHIFT		29
704d87c57b2SScott Wood #define SCCR_TSEC2ON			0x10000000
705df33f6b4STimur Tabi #define SCCR_TSEC2ON_SHIFT		28
706d87c57b2SScott Wood 
707e080313cSDave Liu #define SCCR_USBDRCM			0x00300000
708e080313cSDave Liu #define SCCR_USBDRCM_SHIFT		20
70903051c3dSDave Liu #define SCCR_USBDRCM_0			0x00000000
71003051c3dSDave Liu #define SCCR_USBDRCM_1			0x00100000
71103051c3dSDave Liu #define SCCR_USBDRCM_2			0x00200000
71203051c3dSDave Liu #define SCCR_USBDRCM_3			0x00300000
713e080313cSDave Liu 
714555da617SDave Liu #elif defined(CONFIG_MPC8315)
715555da617SDave Liu /* SCCR bits - MPC8315 specific */
716555da617SDave Liu #define SCCR_TSEC1CM			0xc0000000
717555da617SDave Liu #define SCCR_TSEC1CM_SHIFT		30
718555da617SDave Liu #define SCCR_TSEC1CM_0			0x00000000
719555da617SDave Liu #define SCCR_TSEC1CM_1			0x40000000
720555da617SDave Liu #define SCCR_TSEC1CM_2			0x80000000
721555da617SDave Liu #define SCCR_TSEC1CM_3			0xC0000000
722555da617SDave Liu 
723555da617SDave Liu #define SCCR_TSEC2CM			0x30000000
724555da617SDave Liu #define SCCR_TSEC2CM_SHIFT		28
725555da617SDave Liu #define SCCR_TSEC2CM_0			0x00000000
726555da617SDave Liu #define SCCR_TSEC2CM_1			0x10000000
727555da617SDave Liu #define SCCR_TSEC2CM_2			0x20000000
728555da617SDave Liu #define SCCR_TSEC2CM_3			0x30000000
729555da617SDave Liu 
7306f3931a2SDave Liu #define SCCR_USBDRCM			0x00c00000
7316f3931a2SDave Liu #define SCCR_USBDRCM_SHIFT		22
732555da617SDave Liu #define SCCR_USBDRCM_0			0x00000000
7336f3931a2SDave Liu #define SCCR_USBDRCM_1			0x00400000
7346f3931a2SDave Liu #define SCCR_USBDRCM_2			0x00800000
7356f3931a2SDave Liu #define SCCR_USBDRCM_3			0x00c00000
736555da617SDave Liu 
7376f3931a2SDave Liu #define SCCR_PCIEXP1CM			0x00300000
7386f3931a2SDave Liu #define SCCR_PCIEXP2CM			0x000c0000
739555da617SDave Liu 
7406f3931a2SDave Liu #define SCCR_SATA1CM			0x00003000
7416f3931a2SDave Liu #define SCCR_SATA1CM_SHIFT		12
7426f3931a2SDave Liu #define SCCR_SATACM			0x00003c00
7436f3931a2SDave Liu #define SCCR_SATACM_SHIFT		10
744555da617SDave Liu #define SCCR_SATACM_0			0x00000000
7456f3931a2SDave Liu #define SCCR_SATACM_1			0x00001400
7466f3931a2SDave Liu #define SCCR_SATACM_2			0x00002800
7476f3931a2SDave Liu #define SCCR_SATACM_3			0x00003c00
748555da617SDave Liu 
7496f3931a2SDave Liu #define SCCR_TDMCM			0x00000030
7506f3931a2SDave Liu #define SCCR_TDMCM_SHIFT		4
751555da617SDave Liu #define SCCR_TDMCM_0			0x00000000
7526f3931a2SDave Liu #define SCCR_TDMCM_1			0x00000010
7536f3931a2SDave Liu #define SCCR_TDMCM_2			0x00000020
7546f3931a2SDave Liu #define SCCR_TDMCM_3			0x00000030
755555da617SDave Liu 
75603051c3dSDave Liu #elif defined(CONFIG_MPC837X)
75703051c3dSDave Liu /* SCCR bits - MPC837x specific */
75803051c3dSDave Liu #define SCCR_TSEC1CM			0xc0000000
75903051c3dSDave Liu #define SCCR_TSEC1CM_SHIFT		30
76003051c3dSDave Liu #define SCCR_TSEC1CM_0			0x00000000
76103051c3dSDave Liu #define SCCR_TSEC1CM_1			0x40000000
76203051c3dSDave Liu #define SCCR_TSEC1CM_2			0x80000000
76303051c3dSDave Liu #define SCCR_TSEC1CM_3			0xC0000000
76403051c3dSDave Liu 
76503051c3dSDave Liu #define SCCR_TSEC2CM			0x30000000
76603051c3dSDave Liu #define SCCR_TSEC2CM_SHIFT		28
76703051c3dSDave Liu #define SCCR_TSEC2CM_0			0x00000000
76803051c3dSDave Liu #define SCCR_TSEC2CM_1			0x10000000
76903051c3dSDave Liu #define SCCR_TSEC2CM_2			0x20000000
77003051c3dSDave Liu #define SCCR_TSEC2CM_3			0x30000000
77103051c3dSDave Liu 
77203051c3dSDave Liu #define SCCR_SDHCCM			0x0c000000
77303051c3dSDave Liu #define SCCR_SDHCCM_SHIFT		26
77403051c3dSDave Liu #define SCCR_SDHCCM_0			0x00000000
77503051c3dSDave Liu #define SCCR_SDHCCM_1			0x04000000
77603051c3dSDave Liu #define SCCR_SDHCCM_2			0x08000000
77703051c3dSDave Liu #define SCCR_SDHCCM_3			0x0c000000
77803051c3dSDave Liu 
77903051c3dSDave Liu #define SCCR_USBDRCM			0x00c00000
78003051c3dSDave Liu #define SCCR_USBDRCM_SHIFT		22
78103051c3dSDave Liu #define SCCR_USBDRCM_0			0x00000000
78203051c3dSDave Liu #define SCCR_USBDRCM_1			0x00400000
78303051c3dSDave Liu #define SCCR_USBDRCM_2			0x00800000
78403051c3dSDave Liu #define SCCR_USBDRCM_3			0x00c00000
78503051c3dSDave Liu 
78603051c3dSDave Liu #define SCCR_PCIEXP1CM			0x00300000
78703051c3dSDave Liu #define SCCR_PCIEXP1CM_SHIFT		20
78803051c3dSDave Liu #define SCCR_PCIEXP1CM_0		0x00000000
78903051c3dSDave Liu #define SCCR_PCIEXP1CM_1		0x00100000
79003051c3dSDave Liu #define SCCR_PCIEXP1CM_2		0x00200000
79103051c3dSDave Liu #define SCCR_PCIEXP1CM_3		0x00300000
79203051c3dSDave Liu 
79303051c3dSDave Liu #define SCCR_PCIEXP2CM			0x000c0000
79403051c3dSDave Liu #define SCCR_PCIEXP2CM_SHIFT		18
79503051c3dSDave Liu #define SCCR_PCIEXP2CM_0		0x00000000
79603051c3dSDave Liu #define SCCR_PCIEXP2CM_1		0x00040000
79703051c3dSDave Liu #define SCCR_PCIEXP2CM_2		0x00080000
79803051c3dSDave Liu #define SCCR_PCIEXP2CM_3		0x000c0000
79903051c3dSDave Liu 
80003051c3dSDave Liu /* All of the four SATA controllers must have the same clock ratio */
801a8cb43a8SDave Liu #define SCCR_SATA1CM			0x000000c0
802a8cb43a8SDave Liu #define SCCR_SATA1CM_SHIFT		6
80303051c3dSDave Liu #define SCCR_SATACM			0x000000ff
80403051c3dSDave Liu #define SCCR_SATACM_SHIFT		0
80503051c3dSDave Liu #define SCCR_SATACM_0			0x00000000
80603051c3dSDave Liu #define SCCR_SATACM_1			0x00000055
80703051c3dSDave Liu #define SCCR_SATACM_2			0x000000aa
80803051c3dSDave Liu #define SCCR_SATACM_3			0x000000ff
80903051c3dSDave Liu #endif
810e080313cSDave Liu 
811e080313cSDave Liu /* CSn_BDNS - Chip Select memory Bounds Register
812e080313cSDave Liu  */
813e080313cSDave Liu #define CSBNDS_SA			0x00FF0000
814e080313cSDave Liu #define CSBNDS_SA_SHIFT			8
815e080313cSDave Liu #define CSBNDS_EA			0x000000FF
816e080313cSDave Liu #define CSBNDS_EA_SHIFT			24
817e080313cSDave Liu 
818e080313cSDave Liu /* CSn_CONFIG - Chip Select Configuration Register
819e080313cSDave Liu  */
820e080313cSDave Liu #define CSCONFIG_EN			0x80000000
821e080313cSDave Liu #define CSCONFIG_AP			0x00800000
8229e896478SKim Phillips #define CSCONFIG_ODT_WR_ACS		0x00010000
823*d82b4fc0STor Krill #define CSCONFIG_BANK_BIT_3		0x00004000
824e080313cSDave Liu #define CSCONFIG_ROW_BIT		0x00000700
825e080313cSDave Liu #define CSCONFIG_ROW_BIT_12		0x00000000
826e080313cSDave Liu #define CSCONFIG_ROW_BIT_13		0x00000100
827e080313cSDave Liu #define CSCONFIG_ROW_BIT_14		0x00000200
828e080313cSDave Liu #define CSCONFIG_COL_BIT		0x00000007
829e080313cSDave Liu #define CSCONFIG_COL_BIT_8		0x00000000
830e080313cSDave Liu #define CSCONFIG_COL_BIT_9		0x00000001
831e080313cSDave Liu #define CSCONFIG_COL_BIT_10		0x00000002
832e080313cSDave Liu #define CSCONFIG_COL_BIT_11		0x00000003
833e080313cSDave Liu 
834d87c57b2SScott Wood /* TIMING_CFG_0 - DDR SDRAM Timing Configuration 0
835d87c57b2SScott Wood  */
836d87c57b2SScott Wood #define TIMING_CFG0_RWT			0xC0000000
837d87c57b2SScott Wood #define TIMING_CFG0_RWT_SHIFT		30
838d87c57b2SScott Wood #define TIMING_CFG0_WRT			0x30000000
839d87c57b2SScott Wood #define TIMING_CFG0_WRT_SHIFT		28
840d87c57b2SScott Wood #define TIMING_CFG0_RRT			0x0C000000
841d87c57b2SScott Wood #define TIMING_CFG0_RRT_SHIFT		26
842d87c57b2SScott Wood #define TIMING_CFG0_WWT			0x03000000
843d87c57b2SScott Wood #define TIMING_CFG0_WWT_SHIFT		24
844d87c57b2SScott Wood #define TIMING_CFG0_ACT_PD_EXIT		0x00700000
845d87c57b2SScott Wood #define TIMING_CFG0_ACT_PD_EXIT_SHIFT	20
846d87c57b2SScott Wood #define TIMING_CFG0_PRE_PD_EXIT		0x00070000
847d87c57b2SScott Wood #define TIMING_CFG0_PRE_PD_EXIT_SHIFT	16
848d87c57b2SScott Wood #define TIMING_CFG0_ODT_PD_EXIT		0x00000F00
849d87c57b2SScott Wood #define TIMING_CFG0_ODT_PD_EXIT_SHIFT	8
850d892b2dbSAnton Vorontsov #define TIMING_CFG0_MRS_CYC		0x0000000F
851d87c57b2SScott Wood #define TIMING_CFG0_MRS_CYC_SHIFT	0
852d87c57b2SScott Wood 
853e080313cSDave Liu /* TIMING_CFG_1 - DDR SDRAM Timing Configuration 1
854e080313cSDave Liu  */
855e080313cSDave Liu #define TIMING_CFG1_PRETOACT		0x70000000
856e080313cSDave Liu #define TIMING_CFG1_PRETOACT_SHIFT	28
857e080313cSDave Liu #define TIMING_CFG1_ACTTOPRE		0x0F000000
858e080313cSDave Liu #define TIMING_CFG1_ACTTOPRE_SHIFT	24
859e080313cSDave Liu #define TIMING_CFG1_ACTTORW		0x00700000
860e080313cSDave Liu #define TIMING_CFG1_ACTTORW_SHIFT	20
861e080313cSDave Liu #define TIMING_CFG1_CASLAT		0x00070000
862e080313cSDave Liu #define TIMING_CFG1_CASLAT_SHIFT	16
863e080313cSDave Liu #define TIMING_CFG1_REFREC		0x0000F000
864e080313cSDave Liu #define TIMING_CFG1_REFREC_SHIFT	12
865e080313cSDave Liu #define TIMING_CFG1_WRREC		0x00000700
866e080313cSDave Liu #define TIMING_CFG1_WRREC_SHIFT		8
867e080313cSDave Liu #define TIMING_CFG1_ACTTOACT		0x00000070
868e080313cSDave Liu #define TIMING_CFG1_ACTTOACT_SHIFT	4
869e080313cSDave Liu #define TIMING_CFG1_WRTORD		0x00000007
870e080313cSDave Liu #define TIMING_CFG1_WRTORD_SHIFT	0
871e080313cSDave Liu #define TIMING_CFG1_CASLAT_20		0x00030000	/* CAS latency = 2.0 */
872e080313cSDave Liu #define TIMING_CFG1_CASLAT_25		0x00040000	/* CAS latency = 2.5 */
873d892b2dbSAnton Vorontsov #define TIMING_CFG1_CASLAT_30		0x00050000	/* CAS latency = 2.5 */
874e080313cSDave Liu 
875e080313cSDave Liu /* TIMING_CFG_2 - DDR SDRAM Timing Configuration 2
876e080313cSDave Liu  */
8778d172c0fSXie Xiaobo #define TIMING_CFG2_CPO			0x0F800000
8788d172c0fSXie Xiaobo #define TIMING_CFG2_CPO_SHIFT		23
879e080313cSDave Liu #define TIMING_CFG2_ACSM		0x00080000
880e080313cSDave Liu #define TIMING_CFG2_WR_DATA_DELAY	0x00001C00
881e080313cSDave Liu #define TIMING_CFG2_WR_DATA_DELAY_SHIFT	10
882e080313cSDave Liu #define TIMING_CFG2_CPO_DEF		0x00000000	/* default (= CASLAT + 1) */
883e080313cSDave Liu 
884d87c57b2SScott Wood #define TIMING_CFG2_ADD_LAT		0x70000000
885d87c57b2SScott Wood #define TIMING_CFG2_ADD_LAT_SHIFT	28
886d87c57b2SScott Wood #define TIMING_CFG2_WR_LAT_DELAY	0x00380000
887d87c57b2SScott Wood #define TIMING_CFG2_WR_LAT_DELAY_SHIFT	19
888d87c57b2SScott Wood #define TIMING_CFG2_RD_TO_PRE		0x0000E000
889d87c57b2SScott Wood #define TIMING_CFG2_RD_TO_PRE_SHIFT	13
890d87c57b2SScott Wood #define TIMING_CFG2_CKE_PLS		0x000001C0
891d87c57b2SScott Wood #define TIMING_CFG2_CKE_PLS_SHIFT	6
892d87c57b2SScott Wood #define TIMING_CFG2_FOUR_ACT		0x0000003F
893d87c57b2SScott Wood #define TIMING_CFG2_FOUR_ACT_SHIFT	0
894d87c57b2SScott Wood 
895e080313cSDave Liu /* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
896e080313cSDave Liu  */
897e080313cSDave Liu #define SDRAM_CFG_MEM_EN		0x80000000
898e080313cSDave Liu #define SDRAM_CFG_SREN			0x40000000
899e080313cSDave Liu #define SDRAM_CFG_ECC_EN		0x20000000
900e080313cSDave Liu #define SDRAM_CFG_RD_EN			0x10000000
901bbea46f7SKim Phillips #define SDRAM_CFG_SDRAM_TYPE_DDR1	0x02000000
902bbea46f7SKim Phillips #define SDRAM_CFG_SDRAM_TYPE_DDR2	0x03000000
903bbea46f7SKim Phillips #define SDRAM_CFG_SDRAM_TYPE_MASK	0x07000000
904e080313cSDave Liu #define SDRAM_CFG_SDRAM_TYPE_SHIFT	24
905e080313cSDave Liu #define SDRAM_CFG_DYN_PWR		0x00200000
906e080313cSDave Liu #define SDRAM_CFG_32_BE			0x00080000
907e080313cSDave Liu #define SDRAM_CFG_8_BE			0x00040000
908e080313cSDave Liu #define SDRAM_CFG_NCAP			0x00020000
909e080313cSDave Liu #define SDRAM_CFG_2T_EN			0x00008000
910d87c57b2SScott Wood #define SDRAM_CFG_BI			0x00000001
911e080313cSDave Liu 
912e080313cSDave Liu /* DDR_SDRAM_MODE - DDR SDRAM Mode Register
913e080313cSDave Liu  */
914e080313cSDave Liu #define SDRAM_MODE_ESD			0xFFFF0000
915e080313cSDave Liu #define SDRAM_MODE_ESD_SHIFT		16
916e080313cSDave Liu #define SDRAM_MODE_SD			0x0000FFFF
917e080313cSDave Liu #define SDRAM_MODE_SD_SHIFT		0
918e080313cSDave Liu #define DDR_MODE_EXT_MODEREG		0x4000		/* select extended mode reg */
919e080313cSDave Liu #define DDR_MODE_EXT_OPMODE		0x3FF8		/* operating mode, mask */
920e080313cSDave Liu #define DDR_MODE_EXT_OP_NORMAL		0x0000		/* normal operation */
921e080313cSDave Liu #define DDR_MODE_QFC			0x0004		/* QFC / compatibility, mask */
922e080313cSDave Liu #define DDR_MODE_QFC_COMP		0x0000		/* compatible to older SDRAMs */
923e080313cSDave Liu #define DDR_MODE_WEAK			0x0002		/* weak drivers */
924e080313cSDave Liu #define DDR_MODE_DLL_DIS		0x0001		/* disable DLL */
925e080313cSDave Liu #define DDR_MODE_CASLAT			0x0070		/* CAS latency, mask */
926e080313cSDave Liu #define DDR_MODE_CASLAT_15		0x0010		/* CAS latency 1.5 */
927e080313cSDave Liu #define DDR_MODE_CASLAT_20		0x0020		/* CAS latency 2 */
928e080313cSDave Liu #define DDR_MODE_CASLAT_25		0x0060		/* CAS latency 2.5 */
929e080313cSDave Liu #define DDR_MODE_CASLAT_30		0x0030		/* CAS latency 3 */
930e080313cSDave Liu #define DDR_MODE_BTYPE_SEQ		0x0000		/* sequential burst */
931e080313cSDave Liu #define DDR_MODE_BTYPE_ILVD		0x0008		/* interleaved burst */
932e080313cSDave Liu #define DDR_MODE_BLEN_2			0x0001		/* burst length 2 */
933e080313cSDave Liu #define DDR_MODE_BLEN_4			0x0002		/* burst length 4 */
934e080313cSDave Liu #define DDR_REFINT_166MHZ_7US		1302		/* exact value for 7.8125us */
935e080313cSDave Liu #define DDR_BSTOPRE			256		/* use 256 cycles as a starting point */
936e080313cSDave Liu #define DDR_MODE_MODEREG		0x0000		/* select mode register */
937e080313cSDave Liu 
938e080313cSDave Liu /* DDR_SDRAM_INTERVAL - DDR SDRAM Interval Register
939e080313cSDave Liu  */
940e080313cSDave Liu #define SDRAM_INTERVAL_REFINT		0x3FFF0000
941e080313cSDave Liu #define SDRAM_INTERVAL_REFINT_SHIFT	16
942e080313cSDave Liu #define SDRAM_INTERVAL_BSTOPRE		0x00003FFF
943e080313cSDave Liu #define SDRAM_INTERVAL_BSTOPRE_SHIFT	0
944e080313cSDave Liu 
945e080313cSDave Liu /* DDR_SDRAM_CLK_CNTL - DDR SDRAM Clock Control Register
946e080313cSDave Liu  */
947e080313cSDave Liu #define DDR_SDRAM_CLK_CNTL_SS_EN		0x80000000
948e080313cSDave Liu #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_025	0x01000000
949e080313cSDave Liu #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05	0x02000000
950e080313cSDave Liu #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075	0x03000000
951e080313cSDave Liu #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_1		0x04000000
952e080313cSDave Liu 
953e080313cSDave Liu /* ECC_ERR_INJECT - Memory data path error injection mask ECC
954e080313cSDave Liu  */
955e080313cSDave Liu #define ECC_ERR_INJECT_EMB		(0x80000000>>22)	/* ECC Mirror Byte */
956e080313cSDave Liu #define ECC_ERR_INJECT_EIEN		(0x80000000>>23)	/* Error Injection Enable */
957e080313cSDave Liu #define ECC_ERR_INJECT_EEIM		(0xff000000>>24)	/* ECC Erroe Injection Enable */
958e080313cSDave Liu #define ECC_ERR_INJECT_EEIM_SHIFT	0
959e080313cSDave Liu 
960e080313cSDave Liu /* CAPTURE_ECC - Memory data path read capture ECC
961e080313cSDave Liu  */
962e080313cSDave Liu #define CAPTURE_ECC_ECE			(0xff000000>>24)
963e080313cSDave Liu #define CAPTURE_ECC_ECE_SHIFT		0
964e080313cSDave Liu 
965e080313cSDave Liu /* ERR_DETECT - Memory error detect
966e080313cSDave Liu  */
967e080313cSDave Liu #define ECC_ERROR_DETECT_MME		(0x80000000>>0)		/* Multiple Memory Errors */
968e080313cSDave Liu #define ECC_ERROR_DETECT_MBE		(0x80000000>>28)	/* Multiple-Bit Error */
969e080313cSDave Liu #define ECC_ERROR_DETECT_SBE		(0x80000000>>29)	/* Single-Bit ECC Error Pickup */
970e080313cSDave Liu #define ECC_ERROR_DETECT_MSE		(0x80000000>>31)	/* Memory Select Error */
971e080313cSDave Liu 
972e080313cSDave Liu /* ERR_DISABLE - Memory error disable
973e080313cSDave Liu  */
974e080313cSDave Liu #define ECC_ERROR_DISABLE_MBED		(0x80000000>>28)	/* Multiple-Bit ECC Error Disable */
975e080313cSDave Liu #define ECC_ERROR_DISABLE_SBED		(0x80000000>>29)	/* Sinle-Bit ECC Error disable */
976e080313cSDave Liu #define ECC_ERROR_DISABLE_MSED		(0x80000000>>31)	/* Memory Select Error Disable */
977e080313cSDave Liu #define ECC_ERROR_ENABLE		~(ECC_ERROR_DISABLE_MSED | ECC_ERROR_DISABLE_SBED |\
978e080313cSDave Liu 					 ECC_ERROR_DISABLE_MBED)
979e080313cSDave Liu /* ERR_INT_EN - Memory error interrupt enable
980e080313cSDave Liu  */
981e080313cSDave Liu #define ECC_ERR_INT_EN_MBEE		(0x80000000>>28)	/* Multiple-Bit ECC Error Interrupt Enable */
982e080313cSDave Liu #define ECC_ERR_INT_EN_SBEE		(0x80000000>>29)	/* Single-Bit ECC Error Interrupt Enable */
983e080313cSDave Liu #define ECC_ERR_INT_EN_MSEE		(0x80000000>>31)	/* Memory Select Error Interrupt Enable */
984e080313cSDave Liu #define ECC_ERR_INT_DISABLE		~(ECC_ERR_INT_EN_MBEE | ECC_ERR_INT_EN_SBEE |\
985e080313cSDave Liu 					 ECC_ERR_INT_EN_MSEE)
986e080313cSDave Liu /* CAPTURE_ATTRIBUTES - Memory error attributes capture
987e080313cSDave Liu  */
988e080313cSDave Liu #define ECC_CAPT_ATTR_BNUM		(0xe0000000>>1)		/* Data Beat Num */
989e080313cSDave Liu #define ECC_CAPT_ATTR_BNUM_SHIFT	28
990e080313cSDave Liu #define ECC_CAPT_ATTR_TSIZ		(0xc0000000>>6)		/* Transaction Size */
991e080313cSDave Liu #define ECC_CAPT_ATTR_TSIZ_FOUR_DW	0
992e080313cSDave Liu #define ECC_CAPT_ATTR_TSIZ_ONE_DW	1
993e080313cSDave Liu #define ECC_CAPT_ATTR_TSIZ_TWO_DW	2
994e080313cSDave Liu #define ECC_CAPT_ATTR_TSIZ_THREE_DW	3
995e080313cSDave Liu #define ECC_CAPT_ATTR_TSIZ_SHIFT	24
996e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC		(0xf8000000>>11)	/* Transaction Source */
997e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_E300_CORE_DT	0x0
998e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_E300_CORE_IF	0x2
999e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_TSEC1	0x4
1000e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_TSEC2	0x5
1001e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_USB		(0x06|0x07)
1002e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_ENCRYPT	0x8
1003e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_I2C		0x9
1004e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_JTAG		0xA
1005e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_PCI1		0xD
1006e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_PCI2		0xE
1007e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_DMA		0xF
1008e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_SHIFT	16
1009e080313cSDave Liu #define ECC_CAPT_ATTR_TTYP		(0xe0000000>>18)	/* Transaction Type */
1010e080313cSDave Liu #define ECC_CAPT_ATTR_TTYP_WRITE	0x1
1011e080313cSDave Liu #define ECC_CAPT_ATTR_TTYP_READ		0x2
1012e080313cSDave Liu #define ECC_CAPT_ATTR_TTYP_R_M_W	0x3
1013e080313cSDave Liu #define ECC_CAPT_ATTR_TTYP_SHIFT	12
1014e080313cSDave Liu #define ECC_CAPT_ATTR_VLD		(0x80000000>>31)	/* Valid */
1015e080313cSDave Liu 
1016e080313cSDave Liu /* ERR_SBE - Single bit ECC memory error management
1017e080313cSDave Liu  */
1018e080313cSDave Liu #define ECC_ERROR_MAN_SBET		(0xff000000>>8)		/* Single-Bit Error Threshold 0..255 */
1019e080313cSDave Liu #define ECC_ERROR_MAN_SBET_SHIFT	16
1020e080313cSDave Liu #define ECC_ERROR_MAN_SBEC		(0xff000000>>24)	/* Single Bit Error Counter 0..255 */
1021e080313cSDave Liu #define ECC_ERROR_MAN_SBEC_SHIFT	0
1022e080313cSDave Liu 
1023e080313cSDave Liu /* BR - Base Registers
1024e080313cSDave Liu  */
1025e080313cSDave Liu #define BR0				0x5000		/* Register offset to immr */
1026f046ccd1SEran Liberty #define BR1				0x5008
1027f046ccd1SEran Liberty #define BR2				0x5010
1028f046ccd1SEran Liberty #define BR3				0x5018
1029f046ccd1SEran Liberty #define BR4				0x5020
1030f046ccd1SEran Liberty #define BR5				0x5028
1031f046ccd1SEran Liberty #define BR6				0x5030
1032f046ccd1SEran Liberty #define BR7				0x5038
1033f046ccd1SEran Liberty 
1034f046ccd1SEran Liberty #define BR_BA				0xFFFF8000
1035f046ccd1SEran Liberty #define BR_BA_SHIFT			15
1036f046ccd1SEran Liberty #define BR_PS				0x00001800
1037f046ccd1SEran Liberty #define BR_PS_SHIFT			11
1038e6f2e902SMarian Balakowicz #define BR_PS_8				0x00000800	/* Port Size 8 bit */
1039e6f2e902SMarian Balakowicz #define BR_PS_16			0x00001000	/* Port Size 16 bit */
1040e6f2e902SMarian Balakowicz #define BR_PS_32			0x00001800	/* Port Size 32 bit */
1041f046ccd1SEran Liberty #define BR_DECC				0x00000600
1042f046ccd1SEran Liberty #define BR_DECC_SHIFT			9
1043d87c57b2SScott Wood #define BR_DECC_OFF			0x00000000
1044d87c57b2SScott Wood #define BR_DECC_CHK			0x00000200
1045d87c57b2SScott Wood #define BR_DECC_CHK_GEN			0x00000400
1046f046ccd1SEran Liberty #define BR_WP				0x00000100
1047f046ccd1SEran Liberty #define BR_WP_SHIFT			8
1048f046ccd1SEran Liberty #define BR_MSEL				0x000000E0
1049f046ccd1SEran Liberty #define BR_MSEL_SHIFT			5
1050e6f2e902SMarian Balakowicz #define BR_MS_GPCM			0x00000000	/* GPCM */
1051d87c57b2SScott Wood #define BR_MS_FCM			0x00000020	/* FCM */
1052e6f2e902SMarian Balakowicz #define BR_MS_SDRAM			0x00000060	/* SDRAM */
1053e6f2e902SMarian Balakowicz #define BR_MS_UPMA			0x00000080	/* UPMA */
1054e6f2e902SMarian Balakowicz #define BR_MS_UPMB			0x000000A0	/* UPMB */
1055e6f2e902SMarian Balakowicz #define BR_MS_UPMC			0x000000C0	/* UPMC */
105603051c3dSDave Liu #if !defined(CONFIG_MPC834X)
10575f820439SDave Liu #define BR_ATOM				0x0000000C
10585f820439SDave Liu #define BR_ATOM_SHIFT			2
10595f820439SDave Liu #endif
1060f046ccd1SEran Liberty #define BR_V				0x00000001
1061f046ccd1SEran Liberty #define BR_V_SHIFT			0
1062e080313cSDave Liu 
10633e78a31cSKumar Gala #if defined(CONFIG_MPC834X)
1064f046ccd1SEran Liberty #define BR_RES				~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_V)
106503051c3dSDave Liu #else
10665f820439SDave Liu #define BR_RES				~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_ATOM | BR_V)
10675f820439SDave Liu #endif
1068f046ccd1SEran Liberty 
1069e080313cSDave Liu /* OR - Option Registers
1070e080313cSDave Liu  */
1071e080313cSDave Liu #define OR0				0x5004		/* Register offset to immr */
1072f046ccd1SEran Liberty #define OR1				0x500C
1073f046ccd1SEran Liberty #define OR2				0x5014
1074f046ccd1SEran Liberty #define OR3				0x501C
1075f046ccd1SEran Liberty #define OR4				0x5024
1076f046ccd1SEran Liberty #define OR5				0x502C
1077f046ccd1SEran Liberty #define OR6				0x5034
1078f046ccd1SEran Liberty #define OR7				0x503C
1079f046ccd1SEran Liberty 
1080f046ccd1SEran Liberty #define OR_GPCM_AM			0xFFFF8000
1081f046ccd1SEran Liberty #define OR_GPCM_AM_SHIFT		15
1082f046ccd1SEran Liberty #define OR_GPCM_BCTLD			0x00001000
1083f046ccd1SEran Liberty #define OR_GPCM_BCTLD_SHIFT		12
1084f046ccd1SEran Liberty #define OR_GPCM_CSNT			0x00000800
1085f046ccd1SEran Liberty #define OR_GPCM_CSNT_SHIFT		11
1086f046ccd1SEran Liberty #define OR_GPCM_ACS			0x00000600
1087f046ccd1SEran Liberty #define OR_GPCM_ACS_SHIFT		9
1088e6f2e902SMarian Balakowicz #define OR_GPCM_ACS_0b10		0x00000400
1089e6f2e902SMarian Balakowicz #define OR_GPCM_ACS_0b11		0x00000600
1090f046ccd1SEran Liberty #define OR_GPCM_XACS			0x00000100
1091f046ccd1SEran Liberty #define OR_GPCM_XACS_SHIFT		8
1092f046ccd1SEran Liberty #define OR_GPCM_SCY			0x000000F0
1093f046ccd1SEran Liberty #define OR_GPCM_SCY_SHIFT		4
1094e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_1			0x00000010
1095e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_2			0x00000020
1096e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_3			0x00000030
1097e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_4			0x00000040
1098e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_5			0x00000050
1099e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_6			0x00000060
1100e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_7			0x00000070
1101e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_8			0x00000080
1102e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_9			0x00000090
1103e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_10			0x000000a0
1104e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_11			0x000000b0
1105e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_12			0x000000c0
1106e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_13			0x000000d0
1107e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_14			0x000000e0
1108e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_15			0x000000f0
1109f046ccd1SEran Liberty #define OR_GPCM_SETA			0x00000008
1110f046ccd1SEran Liberty #define OR_GPCM_SETA_SHIFT		3
1111f046ccd1SEran Liberty #define OR_GPCM_TRLX			0x00000004
1112f046ccd1SEran Liberty #define OR_GPCM_TRLX_SHIFT		2
1113f046ccd1SEran Liberty #define OR_GPCM_EHTR			0x00000002
1114f046ccd1SEran Liberty #define OR_GPCM_EHTR_SHIFT		1
1115f046ccd1SEran Liberty #define OR_GPCM_EAD			0x00000001
1116f046ccd1SEran Liberty #define OR_GPCM_EAD_SHIFT		0
1117f046ccd1SEran Liberty 
1118d87c57b2SScott Wood #define OR_FCM_AM			0xFFFF8000
1119d87c57b2SScott Wood #define OR_FCM_AM_SHIFT				15
1120d87c57b2SScott Wood #define OR_FCM_BCTLD			0x00001000
1121d87c57b2SScott Wood #define OR_FCM_BCTLD_SHIFT			12
1122d87c57b2SScott Wood #define OR_FCM_PGS			0x00000400
1123d87c57b2SScott Wood #define OR_FCM_PGS_SHIFT			10
1124d87c57b2SScott Wood #define OR_FCM_CSCT			0x00000200
1125d87c57b2SScott Wood #define OR_FCM_CSCT_SHIFT			 9
1126d87c57b2SScott Wood #define OR_FCM_CST			0x00000100
1127d87c57b2SScott Wood #define OR_FCM_CST_SHIFT			 8
1128d87c57b2SScott Wood #define OR_FCM_CHT			0x00000080
1129d87c57b2SScott Wood #define OR_FCM_CHT_SHIFT			 7
1130d87c57b2SScott Wood #define OR_FCM_SCY			0x00000070
1131d87c57b2SScott Wood #define OR_FCM_SCY_SHIFT			 4
1132d87c57b2SScott Wood #define OR_FCM_SCY_1			0x00000010
1133d87c57b2SScott Wood #define OR_FCM_SCY_2			0x00000020
1134d87c57b2SScott Wood #define OR_FCM_SCY_3			0x00000030
1135d87c57b2SScott Wood #define OR_FCM_SCY_4			0x00000040
1136d87c57b2SScott Wood #define OR_FCM_SCY_5			0x00000050
1137d87c57b2SScott Wood #define OR_FCM_SCY_6			0x00000060
1138d87c57b2SScott Wood #define OR_FCM_SCY_7			0x00000070
1139d87c57b2SScott Wood #define OR_FCM_RST			0x00000008
1140d87c57b2SScott Wood #define OR_FCM_RST_SHIFT			 3
1141d87c57b2SScott Wood #define OR_FCM_TRLX			0x00000004
1142d87c57b2SScott Wood #define OR_FCM_TRLX_SHIFT			 2
1143d87c57b2SScott Wood #define OR_FCM_EHTR			0x00000002
1144d87c57b2SScott Wood #define OR_FCM_EHTR_SHIFT			 1
1145d87c57b2SScott Wood 
1146f046ccd1SEran Liberty #define OR_UPM_AM			0xFFFF8000
1147f046ccd1SEran Liberty #define OR_UPM_AM_SHIFT			15
1148f046ccd1SEran Liberty #define OR_UPM_XAM			0x00006000
1149f046ccd1SEran Liberty #define OR_UPM_XAM_SHIFT		13
1150f046ccd1SEran Liberty #define OR_UPM_BCTLD			0x00001000
1151f046ccd1SEran Liberty #define OR_UPM_BCTLD_SHIFT		12
1152f046ccd1SEran Liberty #define OR_UPM_BI			0x00000100
1153f046ccd1SEran Liberty #define OR_UPM_BI_SHIFT			8
1154f046ccd1SEran Liberty #define OR_UPM_TRLX			0x00000004
1155f046ccd1SEran Liberty #define OR_UPM_TRLX_SHIFT		2
1156f046ccd1SEran Liberty #define OR_UPM_EHTR			0x00000002
1157f046ccd1SEran Liberty #define OR_UPM_EHTR_SHIFT		1
1158f046ccd1SEran Liberty #define OR_UPM_EAD			0x00000001
1159f046ccd1SEran Liberty #define OR_UPM_EAD_SHIFT		0
1160f046ccd1SEran Liberty 
1161f046ccd1SEran Liberty #define OR_SDRAM_AM			0xFFFF8000
1162f046ccd1SEran Liberty #define OR_SDRAM_AM_SHIFT		15
1163f046ccd1SEran Liberty #define OR_SDRAM_XAM			0x00006000
1164f046ccd1SEran Liberty #define OR_SDRAM_XAM_SHIFT		13
1165f046ccd1SEran Liberty #define OR_SDRAM_COLS			0x00001C00
1166f046ccd1SEran Liberty #define OR_SDRAM_COLS_SHIFT		10
1167f046ccd1SEran Liberty #define OR_SDRAM_ROWS			0x000001C0
1168f046ccd1SEran Liberty #define OR_SDRAM_ROWS_SHIFT		6
1169f046ccd1SEran Liberty #define OR_SDRAM_PMSEL			0x00000020
1170f046ccd1SEran Liberty #define OR_SDRAM_PMSEL_SHIFT		5
1171f046ccd1SEran Liberty #define OR_SDRAM_EAD			0x00000001
1172f046ccd1SEran Liberty #define OR_SDRAM_EAD_SHIFT		0
1173f046ccd1SEran Liberty 
11747a78f148STimur Tabi #define OR_AM_32KB			0xFFFF8000
11757a78f148STimur Tabi #define OR_AM_64KB			0xFFFF0000
11767a78f148STimur Tabi #define OR_AM_128KB			0xFFFE0000
11777a78f148STimur Tabi #define OR_AM_256KB			0xFFFC0000
11787a78f148STimur Tabi #define OR_AM_512KB			0xFFF80000
11797a78f148STimur Tabi #define OR_AM_1MB			0xFFF00000
11807a78f148STimur Tabi #define OR_AM_2MB			0xFFE00000
11817a78f148STimur Tabi #define OR_AM_4MB			0xFFC00000
11827a78f148STimur Tabi #define OR_AM_8MB			0xFF800000
11837a78f148STimur Tabi #define OR_AM_16MB			0xFF000000
11847a78f148STimur Tabi #define OR_AM_32MB			0xFE000000
11857a78f148STimur Tabi #define OR_AM_64MB			0xFC000000
11867a78f148STimur Tabi #define OR_AM_128MB			0xF8000000
11877a78f148STimur Tabi #define OR_AM_256MB			0xF0000000
11887a78f148STimur Tabi #define OR_AM_512MB			0xE0000000
11897a78f148STimur Tabi #define OR_AM_1GB			0xC0000000
11907a78f148STimur Tabi #define OR_AM_2GB			0x80000000
11917a78f148STimur Tabi #define OR_AM_4GB			0x00000000
11927a78f148STimur Tabi 
11937a78f148STimur Tabi #define LBLAWAR_EN			0x80000000
11947a78f148STimur Tabi #define LBLAWAR_4KB			0x0000000B
11957a78f148STimur Tabi #define LBLAWAR_8KB			0x0000000C
11967a78f148STimur Tabi #define LBLAWAR_16KB			0x0000000D
11977a78f148STimur Tabi #define LBLAWAR_32KB			0x0000000E
11987a78f148STimur Tabi #define LBLAWAR_64KB			0x0000000F
11997a78f148STimur Tabi #define LBLAWAR_128KB			0x00000010
12007a78f148STimur Tabi #define LBLAWAR_256KB			0x00000011
12017a78f148STimur Tabi #define LBLAWAR_512KB			0x00000012
12027a78f148STimur Tabi #define LBLAWAR_1MB			0x00000013
12037a78f148STimur Tabi #define LBLAWAR_2MB			0x00000014
12047a78f148STimur Tabi #define LBLAWAR_4MB			0x00000015
12057a78f148STimur Tabi #define LBLAWAR_8MB			0x00000016
12067a78f148STimur Tabi #define LBLAWAR_16MB			0x00000017
12077a78f148STimur Tabi #define LBLAWAR_32MB			0x00000018
12087a78f148STimur Tabi #define LBLAWAR_64MB			0x00000019
12097a78f148STimur Tabi #define LBLAWAR_128MB			0x0000001A
12107a78f148STimur Tabi #define LBLAWAR_256MB			0x0000001B
12117a78f148STimur Tabi #define LBLAWAR_512MB			0x0000001C
12127a78f148STimur Tabi #define LBLAWAR_1GB			0x0000001D
12137a78f148STimur Tabi #define LBLAWAR_2GB			0x0000001E
12147a78f148STimur Tabi 
1215e080313cSDave Liu /* LBCR - Local Bus Configuration Register
1216f046ccd1SEran Liberty  */
1217e080313cSDave Liu #define LBCR_LDIS			0x80000000
1218e080313cSDave Liu #define LBCR_LDIS_SHIFT			31
1219e080313cSDave Liu #define LBCR_BCTLC			0x00C00000
1220e080313cSDave Liu #define LBCR_BCTLC_SHIFT		22
1221e080313cSDave Liu #define LBCR_LPBSE			0x00020000
1222e080313cSDave Liu #define LBCR_LPBSE_SHIFT		17
1223e080313cSDave Liu #define LBCR_EPAR			0x00010000
1224e080313cSDave Liu #define LBCR_EPAR_SHIFT			16
1225e080313cSDave Liu #define LBCR_BMT			0x0000FF00
1226e080313cSDave Liu #define LBCR_BMT_SHIFT			8
1227f046ccd1SEran Liberty 
1228e080313cSDave Liu /* LCRR - Clock Ratio Register
1229f046ccd1SEran Liberty  */
1230f046ccd1SEran Liberty #define LCRR_DBYP			0x80000000
1231f046ccd1SEran Liberty #define LCRR_DBYP_SHIFT			31
1232f046ccd1SEran Liberty #define LCRR_BUFCMDC			0x30000000
1233e080313cSDave Liu #define LCRR_BUFCMDC_SHIFT		28
1234f046ccd1SEran Liberty #define LCRR_BUFCMDC_1			0x10000000
1235f046ccd1SEran Liberty #define LCRR_BUFCMDC_2			0x20000000
1236f046ccd1SEran Liberty #define LCRR_BUFCMDC_3			0x30000000
1237f046ccd1SEran Liberty #define LCRR_BUFCMDC_4			0x00000000
1238f046ccd1SEran Liberty #define LCRR_ECL			0x03000000
1239e080313cSDave Liu #define LCRR_ECL_SHIFT			24
1240f046ccd1SEran Liberty #define LCRR_ECL_4			0x00000000
1241f046ccd1SEran Liberty #define LCRR_ECL_5			0x01000000
1242f046ccd1SEran Liberty #define LCRR_ECL_6			0x02000000
1243f046ccd1SEran Liberty #define LCRR_ECL_7			0x03000000
1244f046ccd1SEran Liberty #define LCRR_EADC			0x00030000
1245e080313cSDave Liu #define LCRR_EADC_SHIFT			16
1246f046ccd1SEran Liberty #define LCRR_EADC_1			0x00010000
1247f046ccd1SEran Liberty #define LCRR_EADC_2			0x00020000
1248f046ccd1SEran Liberty #define LCRR_EADC_3			0x00030000
1249f046ccd1SEran Liberty #define LCRR_EADC_4			0x00000000
1250f046ccd1SEran Liberty #define LCRR_CLKDIV			0x0000000F
1251e080313cSDave Liu #define LCRR_CLKDIV_SHIFT		0
1252f046ccd1SEran Liberty #define LCRR_CLKDIV_2			0x00000002
1253f046ccd1SEran Liberty #define LCRR_CLKDIV_4			0x00000004
1254f046ccd1SEran Liberty #define LCRR_CLKDIV_8			0x00000008
1255f046ccd1SEran Liberty 
1256e080313cSDave Liu /* DMAMR - DMA Mode Register
1257f6eda7f8SDave Liu  */
1258e080313cSDave Liu #define DMA_CHANNEL_START			0x00000001	/* Bit - DMAMRn CS */
1259e080313cSDave Liu #define DMA_CHANNEL_TRANSFER_MODE_DIRECT	0x00000004	/* Bit - DMAMRn CTM */
1260e080313cSDave Liu #define DMA_CHANNEL_SOURCE_ADRESSS_HOLD_EN	0x00001000	/* Bit - DMAMRn SAHE */
1261e080313cSDave Liu #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_1B	0x00000000	/* 2Bit- DMAMRn SAHTS 1byte */
1262e080313cSDave Liu #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_2B	0x00004000	/* 2Bit- DMAMRn SAHTS 2bytes */
1263e080313cSDave Liu #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_4B	0x00008000	/* 2Bit- DMAMRn SAHTS 4bytes */
1264e080313cSDave Liu #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_8B	0x0000c000	/* 2Bit- DMAMRn SAHTS 8bytes */
1265e080313cSDave Liu #define DMA_CHANNEL_SNOOP			0x00010000	/* Bit - DMAMRn DMSEN */
1266f6eda7f8SDave Liu 
1267e080313cSDave Liu /* DMASR - DMA Status Register
1268e080313cSDave Liu  */
1269e080313cSDave Liu #define DMA_CHANNEL_BUSY			0x00000004	/* Bit - DMASRn CB */
1270e080313cSDave Liu #define DMA_CHANNEL_TRANSFER_ERROR		0x00000080	/* Bit - DMASRn TE */
12715f820439SDave Liu 
1272e080313cSDave Liu /* CONFIG_ADDRESS - PCI Config Address Register
1273e080313cSDave Liu  */
1274e080313cSDave Liu #define PCI_CONFIG_ADDRESS_EN		0x80000000
1275e080313cSDave Liu #define PCI_CONFIG_ADDRESS_BN_SHIFT	16
1276e080313cSDave Liu #define PCI_CONFIG_ADDRESS_BN_MASK	0x00ff0000
1277e080313cSDave Liu #define PCI_CONFIG_ADDRESS_DN_SHIFT	11
1278e080313cSDave Liu #define PCI_CONFIG_ADDRESS_DN_MASK	0x0000f800
1279e080313cSDave Liu #define PCI_CONFIG_ADDRESS_FN_SHIFT	8
1280e080313cSDave Liu #define PCI_CONFIG_ADDRESS_FN_MASK	0x00000700
1281e080313cSDave Liu #define PCI_CONFIG_ADDRESS_RN_SHIFT	0
1282e080313cSDave Liu #define PCI_CONFIG_ADDRESS_RN_MASK	0x000000fc
1283e080313cSDave Liu 
1284e080313cSDave Liu /* POTAR - PCI Outbound Translation Address Register
1285e080313cSDave Liu  */
1286e080313cSDave Liu #define POTAR_TA_MASK			0x000fffff
1287e080313cSDave Liu 
1288e080313cSDave Liu /* POBAR - PCI Outbound Base Address Register
1289e080313cSDave Liu  */
1290e080313cSDave Liu #define POBAR_BA_MASK			0x000fffff
1291e080313cSDave Liu 
1292e080313cSDave Liu /* POCMR - PCI Outbound Comparision Mask Register
1293e080313cSDave Liu  */
1294e080313cSDave Liu #define POCMR_EN			0x80000000
1295e080313cSDave Liu #define POCMR_IO			0x40000000	/* 0-memory space 1-I/O space */
1296e080313cSDave Liu #define POCMR_SE			0x20000000	/* streaming enable */
1297e080313cSDave Liu #define POCMR_DST			0x10000000	/* 0-PCI1 1-PCI2 */
1298e080313cSDave Liu #define POCMR_CM_MASK			0x000fffff
1299e080313cSDave Liu #define POCMR_CM_4G			0x00000000
1300e080313cSDave Liu #define POCMR_CM_2G			0x00080000
1301e080313cSDave Liu #define POCMR_CM_1G			0x000C0000
1302e080313cSDave Liu #define POCMR_CM_512M			0x000E0000
1303e080313cSDave Liu #define POCMR_CM_256M			0x000F0000
1304e080313cSDave Liu #define POCMR_CM_128M			0x000F8000
1305e080313cSDave Liu #define POCMR_CM_64M			0x000FC000
1306e080313cSDave Liu #define POCMR_CM_32M			0x000FE000
1307e080313cSDave Liu #define POCMR_CM_16M			0x000FF000
1308e080313cSDave Liu #define POCMR_CM_8M			0x000FF800
1309e080313cSDave Liu #define POCMR_CM_4M			0x000FFC00
1310e080313cSDave Liu #define POCMR_CM_2M			0x000FFE00
1311e080313cSDave Liu #define POCMR_CM_1M			0x000FFF00
1312e080313cSDave Liu #define POCMR_CM_512K			0x000FFF80
1313e080313cSDave Liu #define POCMR_CM_256K			0x000FFFC0
1314e080313cSDave Liu #define POCMR_CM_128K			0x000FFFE0
1315e080313cSDave Liu #define POCMR_CM_64K			0x000FFFF0
1316e080313cSDave Liu #define POCMR_CM_32K			0x000FFFF8
1317e080313cSDave Liu #define POCMR_CM_16K			0x000FFFFC
1318e080313cSDave Liu #define POCMR_CM_8K			0x000FFFFE
1319e080313cSDave Liu #define POCMR_CM_4K			0x000FFFFF
1320e080313cSDave Liu 
1321e080313cSDave Liu /* PITAR - PCI Inbound Translation Address Register
1322e080313cSDave Liu  */
1323e080313cSDave Liu #define PITAR_TA_MASK			0x000fffff
1324e080313cSDave Liu 
1325e080313cSDave Liu /* PIBAR - PCI Inbound Base/Extended Address Register
1326e080313cSDave Liu  */
1327e080313cSDave Liu #define PIBAR_MASK			0xffffffff
1328e080313cSDave Liu #define PIEBAR_EBA_MASK			0x000fffff
1329e080313cSDave Liu 
1330e080313cSDave Liu /* PIWAR - PCI Inbound Windows Attributes Register
1331e080313cSDave Liu  */
1332e080313cSDave Liu #define PIWAR_EN			0x80000000
1333e080313cSDave Liu #define PIWAR_PF			0x20000000
1334e080313cSDave Liu #define PIWAR_RTT_MASK			0x000f0000
1335e080313cSDave Liu #define PIWAR_RTT_NO_SNOOP		0x00040000
1336e080313cSDave Liu #define PIWAR_RTT_SNOOP			0x00050000
1337e080313cSDave Liu #define PIWAR_WTT_MASK			0x0000f000
1338e080313cSDave Liu #define PIWAR_WTT_NO_SNOOP		0x00004000
1339e080313cSDave Liu #define PIWAR_WTT_SNOOP			0x00005000
1340e080313cSDave Liu #define PIWAR_IWS_MASK			0x0000003F
1341e080313cSDave Liu #define PIWAR_IWS_4K			0x0000000B
1342e080313cSDave Liu #define PIWAR_IWS_8K			0x0000000C
1343e080313cSDave Liu #define PIWAR_IWS_16K			0x0000000D
1344e080313cSDave Liu #define PIWAR_IWS_32K			0x0000000E
1345e080313cSDave Liu #define PIWAR_IWS_64K			0x0000000F
1346e080313cSDave Liu #define PIWAR_IWS_128K			0x00000010
1347e080313cSDave Liu #define PIWAR_IWS_256K			0x00000011
1348e080313cSDave Liu #define PIWAR_IWS_512K			0x00000012
1349e080313cSDave Liu #define PIWAR_IWS_1M			0x00000013
1350e080313cSDave Liu #define PIWAR_IWS_2M			0x00000014
1351e080313cSDave Liu #define PIWAR_IWS_4M			0x00000015
1352e080313cSDave Liu #define PIWAR_IWS_8M			0x00000016
1353e080313cSDave Liu #define PIWAR_IWS_16M			0x00000017
1354e080313cSDave Liu #define PIWAR_IWS_32M			0x00000018
1355e080313cSDave Liu #define PIWAR_IWS_64M			0x00000019
1356e080313cSDave Liu #define PIWAR_IWS_128M			0x0000001A
1357e080313cSDave Liu #define PIWAR_IWS_256M			0x0000001B
1358e080313cSDave Liu #define PIWAR_IWS_512M			0x0000001C
1359e080313cSDave Liu #define PIWAR_IWS_1G			0x0000001D
1360e080313cSDave Liu #define PIWAR_IWS_2G			0x0000001E
1361f6eda7f8SDave Liu 
1362d87c57b2SScott Wood /* PMCCR1 - PCI Configuration Register 1
1363d87c57b2SScott Wood  */
1364d87c57b2SScott Wood #define PMCCR1_POWER_OFF		0x00000020
1365d87c57b2SScott Wood 
1366d87c57b2SScott Wood /* FMR - Flash Mode Register
1367d87c57b2SScott Wood  */
1368d87c57b2SScott Wood #define FMR_CWTO		0x0000F000
1369d87c57b2SScott Wood #define FMR_CWTO_SHIFT		12
1370d87c57b2SScott Wood #define FMR_BOOT		0x00000800
1371d87c57b2SScott Wood #define FMR_ECCM		0x00000100
1372d87c57b2SScott Wood #define FMR_AL			0x00000030
1373d87c57b2SScott Wood #define FMR_AL_SHIFT		4
1374d87c57b2SScott Wood #define FMR_OP			0x00000003
1375d87c57b2SScott Wood #define FMR_OP_SHIFT		0
1376d87c57b2SScott Wood 
1377d87c57b2SScott Wood /* FIR - Flash Instruction Register
1378d87c57b2SScott Wood  */
1379d87c57b2SScott Wood #define FIR_OP0			0xF0000000
1380d87c57b2SScott Wood #define FIR_OP0_SHIFT		28
1381d87c57b2SScott Wood #define FIR_OP1			0x0F000000
1382d87c57b2SScott Wood #define FIR_OP1_SHIFT		24
1383d87c57b2SScott Wood #define FIR_OP2			0x00F00000
1384d87c57b2SScott Wood #define FIR_OP2_SHIFT		20
1385d87c57b2SScott Wood #define FIR_OP3			0x000F0000
1386d87c57b2SScott Wood #define FIR_OP3_SHIFT		16
1387d87c57b2SScott Wood #define FIR_OP4			0x0000F000
1388d87c57b2SScott Wood #define FIR_OP4_SHIFT		12
1389d87c57b2SScott Wood #define FIR_OP5			0x00000F00
1390d87c57b2SScott Wood #define FIR_OP5_SHIFT		8
1391d87c57b2SScott Wood #define FIR_OP6			0x000000F0
1392d87c57b2SScott Wood #define FIR_OP6_SHIFT		4
1393d87c57b2SScott Wood #define FIR_OP7			0x0000000F
1394d87c57b2SScott Wood #define FIR_OP7_SHIFT		0
1395d87c57b2SScott Wood #define FIR_OP_NOP		0x0 /* No operation and end of sequence */
1396d87c57b2SScott Wood #define FIR_OP_CA		0x1 /* Issue current column address */
1397d87c57b2SScott Wood #define FIR_OP_PA		0x2 /* Issue current block+page address */
1398d87c57b2SScott Wood #define FIR_OP_UA		0x3 /* Issue user defined address */
1399d87c57b2SScott Wood #define FIR_OP_CM0		0x4 /* Issue command from FCR[CMD0] */
1400d87c57b2SScott Wood #define FIR_OP_CM1		0x5 /* Issue command from FCR[CMD1] */
1401d87c57b2SScott Wood #define FIR_OP_CM2		0x6 /* Issue command from FCR[CMD2] */
1402d87c57b2SScott Wood #define FIR_OP_CM3		0x7 /* Issue command from FCR[CMD3] */
1403d87c57b2SScott Wood #define FIR_OP_WB		0x8 /* Write FBCR bytes from FCM buffer */
1404d87c57b2SScott Wood #define FIR_OP_WS		0x9 /* Write 1 or 2 bytes from MDR[AS] */
1405d87c57b2SScott Wood #define FIR_OP_RB		0xA /* Read FBCR bytes to FCM buffer */
1406d87c57b2SScott Wood #define FIR_OP_RS		0xB /* Read 1 or 2 bytes to MDR[AS] */
1407d87c57b2SScott Wood #define FIR_OP_CW0		0xC /* Wait then issue FCR[CMD0] */
1408d87c57b2SScott Wood #define FIR_OP_CW1		0xD /* Wait then issue FCR[CMD1] */
1409d87c57b2SScott Wood #define FIR_OP_RBW		0xE /* Wait then read FBCR bytes */
1410d87c57b2SScott Wood #define FIR_OP_RSW		0xF /* Wait then read 1 or 2 bytes */
1411d87c57b2SScott Wood 
1412d87c57b2SScott Wood /* FCR - Flash Command Register
1413d87c57b2SScott Wood  */
1414d87c57b2SScott Wood #define FCR_CMD0		0xFF000000
1415d87c57b2SScott Wood #define FCR_CMD0_SHIFT		24
1416d87c57b2SScott Wood #define FCR_CMD1		0x00FF0000
1417d87c57b2SScott Wood #define FCR_CMD1_SHIFT		16
1418d87c57b2SScott Wood #define FCR_CMD2		0x0000FF00
1419d87c57b2SScott Wood #define FCR_CMD2_SHIFT		8
1420d87c57b2SScott Wood #define FCR_CMD3		0x000000FF
1421d87c57b2SScott Wood #define FCR_CMD3_SHIFT		0
1422d87c57b2SScott Wood 
1423d87c57b2SScott Wood /* FBAR - Flash Block Address Register
1424d87c57b2SScott Wood  */
1425d87c57b2SScott Wood #define FBAR_BLK		0x00FFFFFF
1426d87c57b2SScott Wood 
1427d87c57b2SScott Wood /* FPAR - Flash Page Address Register
1428d87c57b2SScott Wood  */
1429d87c57b2SScott Wood #define FPAR_SP_PI		0x00007C00
1430d87c57b2SScott Wood #define FPAR_SP_PI_SHIFT	10
1431d87c57b2SScott Wood #define FPAR_SP_MS		0x00000200
1432d87c57b2SScott Wood #define FPAR_SP_CI		0x000001FF
1433d87c57b2SScott Wood #define FPAR_SP_CI_SHIFT	0
1434d87c57b2SScott Wood #define FPAR_LP_PI		0x0003F000
1435d87c57b2SScott Wood #define FPAR_LP_PI_SHIFT	12
1436d87c57b2SScott Wood #define FPAR_LP_MS		0x00000800
1437d87c57b2SScott Wood #define FPAR_LP_CI		0x000007FF
1438d87c57b2SScott Wood #define FPAR_LP_CI_SHIFT	0
1439d87c57b2SScott Wood 
1440d87c57b2SScott Wood /* LTESR - Transfer Error Status Register
1441d87c57b2SScott Wood  */
1442d87c57b2SScott Wood #define LTESR_BM		0x80000000
1443d87c57b2SScott Wood #define LTESR_FCT		0x40000000
1444d87c57b2SScott Wood #define LTESR_PAR		0x20000000
1445d87c57b2SScott Wood #define LTESR_WP		0x04000000
1446d87c57b2SScott Wood #define LTESR_ATMW		0x00800000
1447d87c57b2SScott Wood #define LTESR_ATMR		0x00400000
1448d87c57b2SScott Wood #define LTESR_CS		0x00080000
1449d87c57b2SScott Wood #define LTESR_CC		0x00000001
1450d87c57b2SScott Wood 
145103051c3dSDave Liu /* DDRCDR - DDR Control Driver Register
1452d87c57b2SScott Wood  */
14539e896478SKim Phillips #define DDRCDR_DHC_EN		0x80000000
1454d87c57b2SScott Wood #define DDRCDR_EN		0x40000000
1455d87c57b2SScott Wood #define DDRCDR_PZ		0x3C000000
1456d87c57b2SScott Wood #define DDRCDR_PZ_MAXZ		0x00000000
1457d87c57b2SScott Wood #define DDRCDR_PZ_HIZ		0x20000000
1458d87c57b2SScott Wood #define DDRCDR_PZ_NOMZ		0x30000000
1459d87c57b2SScott Wood #define DDRCDR_PZ_LOZ		0x38000000
1460d87c57b2SScott Wood #define DDRCDR_PZ_MINZ		0x3C000000
1461d87c57b2SScott Wood #define DDRCDR_NZ		0x3C000000
1462d87c57b2SScott Wood #define DDRCDR_NZ_MAXZ		0x00000000
1463d87c57b2SScott Wood #define DDRCDR_NZ_HIZ		0x02000000
1464d87c57b2SScott Wood #define DDRCDR_NZ_NOMZ		0x03000000
1465d87c57b2SScott Wood #define DDRCDR_NZ_LOZ		0x03800000
1466d87c57b2SScott Wood #define DDRCDR_NZ_MINZ		0x03C00000
1467d87c57b2SScott Wood #define DDRCDR_ODT		0x00080000
1468d87c57b2SScott Wood #define DDRCDR_DDR_CFG		0x00040000
1469d87c57b2SScott Wood #define DDRCDR_M_ODR		0x00000002
1470d87c57b2SScott Wood #define DDRCDR_Q_DRN		0x00000001
1471d87c57b2SScott Wood 
147249ea3b6eSScott Wood #ifndef __ASSEMBLY__
147349ea3b6eSScott Wood struct pci_region;
147449ea3b6eSScott Wood void mpc83xx_pci_init(int num_buses, struct pci_region **reg, int warmboot);
147549ea3b6eSScott Wood #endif
147649ea3b6eSScott Wood 
1477f046ccd1SEran Liberty #endif	/* __MPC83XX_H__ */
1478