xref: /openbmc/u-boot/include/mpc83xx.h (revision bbea46f7)
1f046ccd1SEran Liberty /*
2f6eda7f8SDave Liu  * Copyright (C) 2004-2006 Freescale Semiconductor, Inc.
3f046ccd1SEran Liberty  *
4f046ccd1SEran Liberty  * See file CREDITS for list of people who contributed to this
5f046ccd1SEran Liberty  * project.
6f046ccd1SEran Liberty  *
7f046ccd1SEran Liberty  * This program is free software; you can redistribute it and/or
8f046ccd1SEran Liberty  * modify it under the terms of the GNU General Public License as
9f046ccd1SEran Liberty  * published by the Free Software Foundation; either version 2 of
10f046ccd1SEran Liberty  * the License, or (at your option) any later version.
11f046ccd1SEran Liberty  */
12f046ccd1SEran Liberty 
13f046ccd1SEran Liberty #ifndef __MPC83XX_H__
14f046ccd1SEran Liberty #define __MPC83XX_H__
15f046ccd1SEran Liberty 
16f6eda7f8SDave Liu #include <config.h>
17f046ccd1SEran Liberty #if defined(CONFIG_E300)
18f046ccd1SEran Liberty #include <asm/e300.h>
19f046ccd1SEran Liberty #endif
20f046ccd1SEran Liberty 
21e080313cSDave Liu /* MPC83xx cpu provide RCR register to do reset thing specially
22f046ccd1SEran Liberty  */
23f046ccd1SEran Liberty #define MPC83xx_RESET
24f046ccd1SEran Liberty 
25e080313cSDave Liu /* System reset offset (PowerPC standard)
26f046ccd1SEran Liberty  */
27f046ccd1SEran Liberty #define EXC_OFF_SYS_RESET		0x0100
2802032e8fSRafal Jaworowski #define	_START_OFFSET			EXC_OFF_SYS_RESET
29f046ccd1SEran Liberty 
30e080313cSDave Liu /* IMMRBAR - Internal Memory Register Base Address
31f046ccd1SEran Liberty  */
32e080313cSDave Liu #define CONFIG_DEFAULT_IMMR		0xFF400000	/* Default IMMR base address */
33e080313cSDave Liu #define IMMRBAR				0x0000		/* Register offset to immr */
34e080313cSDave Liu #define IMMRBAR_BASE_ADDR		0xFFF00000	/* Base address mask */
35f046ccd1SEran Liberty #define IMMRBAR_RES			~(IMMRBAR_BASE_ADDR)
36f046ccd1SEran Liberty 
37e080313cSDave Liu /* LAWBAR - Local Access Window Base Address Register
38f046ccd1SEran Liberty  */
39e080313cSDave Liu #define LBLAWBAR0			0x0020		/* Register offset to immr */
40f046ccd1SEran Liberty #define LBLAWAR0			0x0024
41f046ccd1SEran Liberty #define LBLAWBAR1			0x0028
42f046ccd1SEran Liberty #define LBLAWAR1			0x002C
43f046ccd1SEran Liberty #define LBLAWBAR2			0x0030
44f046ccd1SEran Liberty #define LBLAWAR2			0x0034
45f046ccd1SEran Liberty #define LBLAWBAR3			0x0038
46f046ccd1SEran Liberty #define LBLAWAR3			0x003C
47e080313cSDave Liu #define LAWBAR_BAR			0xFFFFF000	/* Base address mask */
48f046ccd1SEran Liberty 
49e080313cSDave Liu /* SPRIDR - System Part and Revision ID Register
50f6eda7f8SDave Liu  */
51e080313cSDave Liu #define SPRIDR_PARTID			0xFFFF0000	/* Part Identification */
52e080313cSDave Liu #define SPRIDR_REVID			0x0000FFFF	/* Revision Identification */
53e080313cSDave Liu 
54f6eda7f8SDave Liu #define SPR_8349E_REV10			0x80300100
555f820439SDave Liu #define SPR_8349_REV10			0x80310100
565f820439SDave Liu #define SPR_8347E_REV10_TBGA		0x80320100
575f820439SDave Liu #define SPR_8347_REV10_TBGA		0x80330100
585f820439SDave Liu #define SPR_8347E_REV10_PBGA		0x80340100
595f820439SDave Liu #define SPR_8347_REV10_PBGA		0x80350100
605f820439SDave Liu #define SPR_8343E_REV10			0x80360100
615f820439SDave Liu #define SPR_8343_REV10			0x80370100
625f820439SDave Liu 
63f6eda7f8SDave Liu #define SPR_8349E_REV11			0x80300101
645f820439SDave Liu #define SPR_8349_REV11			0x80310101
655f820439SDave Liu #define SPR_8347E_REV11_TBGA		0x80320101
665f820439SDave Liu #define SPR_8347_REV11_TBGA		0x80330101
675f820439SDave Liu #define SPR_8347E_REV11_PBGA		0x80340101
685f820439SDave Liu #define SPR_8347_REV11_PBGA		0x80350101
695f820439SDave Liu #define SPR_8343E_REV11			0x80360101
705f820439SDave Liu #define SPR_8343_REV11			0x80370101
715f820439SDave Liu 
728d172c0fSXie Xiaobo #define SPR_8349E_REV31			0x80300300
738d172c0fSXie Xiaobo #define SPR_8349_REV31			0x80310300
748d172c0fSXie Xiaobo #define SPR_8347E_REV31_TBGA		0x80320300
758d172c0fSXie Xiaobo #define SPR_8347_REV31_TBGA		0x80330300
768d172c0fSXie Xiaobo #define SPR_8347E_REV31_PBGA		0x80340300
778d172c0fSXie Xiaobo #define SPR_8347_REV31_PBGA		0x80350300
788d172c0fSXie Xiaobo #define SPR_8343E_REV31			0x80360300
798d172c0fSXie Xiaobo #define SPR_8343_REV31			0x80370300
808d172c0fSXie Xiaobo 
815f820439SDave Liu #define SPR_8360E_REV10			0x80480010
825f820439SDave Liu #define SPR_8360_REV10			0x80490010
835f820439SDave Liu #define SPR_8360E_REV11			0x80480011
845f820439SDave Liu #define SPR_8360_REV11			0x80490011
855f820439SDave Liu #define SPR_8360E_REV12			0x80480012
865f820439SDave Liu #define SPR_8360_REV12			0x80490012
87b110f40bSXie Xiaobo #define SPR_8360E_REV20			0x80480020
88b110f40bSXie Xiaobo #define SPR_8360_REV20			0x80490020
891ded0242SLee Nipper #define SPR_8360E_REV21			0x80480021
901ded0242SLee Nipper #define SPR_8360_REV21			0x80490021
91f046ccd1SEran Liberty 
9224c3aca3SDave Liu #define SPR_8323E_REV10			0x80620010
9324c3aca3SDave Liu #define SPR_8323_REV10			0x80630010
9424c3aca3SDave Liu #define SPR_8321E_REV10			0x80660010
9524c3aca3SDave Liu #define SPR_8321_REV10			0x80670010
9624c3aca3SDave Liu #define SPR_8323E_REV11			0x80620011
9724c3aca3SDave Liu #define SPR_8323_REV11			0x80630011
9824c3aca3SDave Liu #define SPR_8321E_REV11			0x80660011
9924c3aca3SDave Liu #define SPR_8321_REV11			0x80670011
10024c3aca3SDave Liu 
101d87c57b2SScott Wood #define SPR_8311_REV10			0x80B30010
102d87c57b2SScott Wood #define SPR_8311E_REV10			0x80B20010
103d87c57b2SScott Wood #define SPR_8313_REV10			0x80B10010
104d87c57b2SScott Wood #define SPR_8313E_REV10			0x80B00010
105d87c57b2SScott Wood 
106e080313cSDave Liu /* SPCR - System Priority Configuration Register
107f046ccd1SEran Liberty  */
108e080313cSDave Liu #define SPCR_PCIHPE			0x10000000	/* PCI Highest Priority Enable */
109e080313cSDave Liu #define SPCR_PCIHPE_SHIFT		(31-3)
110e080313cSDave Liu #define SPCR_PCIPR			0x03000000	/* PCI bridge system bus request priority */
111e080313cSDave Liu #define SPCR_PCIPR_SHIFT		(31-7)
112e080313cSDave Liu #define SPCR_OPT			0x00800000	/* Optimize */
113e080313cSDave Liu #define SPCR_TBEN			0x00400000	/* E300 PowerPC core time base unit enable */
114e080313cSDave Liu #define SPCR_TBEN_SHIFT			(31-9)
115e080313cSDave Liu #define SPCR_COREPR			0x00300000	/* E300 PowerPC Core system bus request priority */
116e080313cSDave Liu #define SPCR_COREPR_SHIFT		(31-11)
117e080313cSDave Liu 
1183e78a31cSKumar Gala #if defined(CONFIG_MPC834X)
119e080313cSDave Liu /* SPCR bits - MPC8349 specific */
120e080313cSDave Liu #define SPCR_TSEC1DP			0x00003000	/* TSEC1 data priority */
121e080313cSDave Liu #define SPCR_TSEC1DP_SHIFT		(31-19)
122e080313cSDave Liu #define SPCR_TSEC1BDP			0x00000C00	/* TSEC1 buffer descriptor priority */
123e080313cSDave Liu #define SPCR_TSEC1BDP_SHIFT		(31-21)
124e080313cSDave Liu #define SPCR_TSEC1EP			0x00000300	/* TSEC1 emergency priority */
125e080313cSDave Liu #define SPCR_TSEC1EP_SHIFT		(31-23)
126e080313cSDave Liu #define SPCR_TSEC2DP			0x00000030	/* TSEC2 data priority */
127e080313cSDave Liu #define SPCR_TSEC2DP_SHIFT		(31-27)
128e080313cSDave Liu #define SPCR_TSEC2BDP			0x0000000C	/* TSEC2 buffer descriptor priority */
129e080313cSDave Liu #define SPCR_TSEC2BDP_SHIFT		(31-29)
130e080313cSDave Liu #define SPCR_TSEC2EP			0x00000003	/* TSEC2 emergency priority */
131e080313cSDave Liu #define SPCR_TSEC2EP_SHIFT		(31-31)
132d87c57b2SScott Wood 
133d87c57b2SScott Wood #elif defined(CONFIG_MPC831X)
134d87c57b2SScott Wood /* SPCR bits - MPC831x specific */
135d87c57b2SScott Wood #define SPCR_TSECDP			0x00003000	/* TSEC data priority */
136d87c57b2SScott Wood #define SPCR_TSECDP_SHIFT		(31-19)
137d87c57b2SScott Wood #define SPCR_TSECEP			0x00000C00	/* TSEC emergency priority */
138d87c57b2SScott Wood #define SPCR_TSECEP_SHIFT		(31-21)
139d87c57b2SScott Wood #define SPCR_TSECBDP			0x00000300	/* TSEC buffer descriptor priority */
140d87c57b2SScott Wood #define SPCR_TSECBDP_SHIFT		(31-23)
141e080313cSDave Liu #endif
142e080313cSDave Liu 
143e080313cSDave Liu /* SICRL/H - System I/O Configuration Register Low/High
144e080313cSDave Liu  */
1453e78a31cSKumar Gala #if defined(CONFIG_MPC834X)
146e080313cSDave Liu /* SICRL bits - MPC8349 specific */
147e080313cSDave Liu #define SICRL_LDP_A			0x80000000
148e080313cSDave Liu #define SICRL_USB1			0x40000000
149e080313cSDave Liu #define SICRL_USB0			0x20000000
150e080313cSDave Liu #define SICRL_UART			0x0C000000
151e080313cSDave Liu #define SICRL_GPIO1_A			0x02000000
152e080313cSDave Liu #define SICRL_GPIO1_B			0x01000000
153e080313cSDave Liu #define SICRL_GPIO1_C			0x00800000
154e080313cSDave Liu #define SICRL_GPIO1_D			0x00400000
155e080313cSDave Liu #define SICRL_GPIO1_E			0x00200000
156e080313cSDave Liu #define SICRL_GPIO1_F			0x00180000
157e080313cSDave Liu #define SICRL_GPIO1_G			0x00040000
158e080313cSDave Liu #define SICRL_GPIO1_H			0x00020000
159e080313cSDave Liu #define SICRL_GPIO1_I			0x00010000
160e080313cSDave Liu #define SICRL_GPIO1_J			0x00008000
161e080313cSDave Liu #define SICRL_GPIO1_K			0x00004000
162e080313cSDave Liu #define SICRL_GPIO1_L			0x00003000
163e080313cSDave Liu 
164e080313cSDave Liu /* SICRH bits - MPC8349 specific */
165e080313cSDave Liu #define SICRH_DDR			0x80000000
166e080313cSDave Liu #define SICRH_TSEC1_A			0x10000000
167e080313cSDave Liu #define SICRH_TSEC1_B			0x08000000
168e080313cSDave Liu #define SICRH_TSEC1_C			0x04000000
169e080313cSDave Liu #define SICRH_TSEC1_D			0x02000000
170e080313cSDave Liu #define SICRH_TSEC1_E			0x01000000
171e080313cSDave Liu #define SICRH_TSEC1_F			0x00800000
172e080313cSDave Liu #define SICRH_TSEC2_A			0x00400000
173e080313cSDave Liu #define SICRH_TSEC2_B			0x00200000
174e080313cSDave Liu #define SICRH_TSEC2_C			0x00100000
175e080313cSDave Liu #define SICRH_TSEC2_D			0x00080000
176e080313cSDave Liu #define SICRH_TSEC2_E			0x00040000
177e080313cSDave Liu #define SICRH_TSEC2_F			0x00020000
178e080313cSDave Liu #define SICRH_TSEC2_G			0x00010000
179e080313cSDave Liu #define SICRH_TSEC2_H			0x00008000
180e080313cSDave Liu #define SICRH_GPIO2_A			0x00004000
181e080313cSDave Liu #define SICRH_GPIO2_B			0x00002000
182e080313cSDave Liu #define SICRH_GPIO2_C			0x00001000
183e080313cSDave Liu #define SICRH_GPIO2_D			0x00000800
184e080313cSDave Liu #define SICRH_GPIO2_E			0x00000400
185e080313cSDave Liu #define SICRH_GPIO2_F			0x00000200
186e080313cSDave Liu #define SICRH_GPIO2_G			0x00000180
187e080313cSDave Liu #define SICRH_GPIO2_H			0x00000060
188e080313cSDave Liu #define SICRH_TSOBI1			0x00000002
189e080313cSDave Liu #define SICRH_TSOBI2			0x00000001
190e080313cSDave Liu 
191e080313cSDave Liu #elif defined(CONFIG_MPC8360)
192e080313cSDave Liu /* SICRL bits - MPC8360 specific */
193e080313cSDave Liu #define SICRL_LDP_A			0xC0000000
194e080313cSDave Liu #define SICRL_LCLK_1			0x10000000
195e080313cSDave Liu #define SICRL_LCLK_2			0x08000000
196e080313cSDave Liu #define SICRL_SRCID_A			0x03000000
197e080313cSDave Liu #define SICRL_IRQ_CKSTP_A		0x00C00000
198e080313cSDave Liu 
199e080313cSDave Liu /* SICRH bits - MPC8360 specific */
200e080313cSDave Liu #define SICRH_DDR			0x80000000
201e080313cSDave Liu #define SICRH_SECONDARY_DDR		0x40000000
202e080313cSDave Liu #define SICRH_SDDROE			0x20000000
203e080313cSDave Liu #define SICRH_IRQ3			0x10000000
204e080313cSDave Liu #define SICRH_UC1EOBI			0x00000004
205e080313cSDave Liu #define SICRH_UC2E1OBI			0x00000002
206e080313cSDave Liu #define SICRH_UC2E2OBI			0x00000001
20724c3aca3SDave Liu 
20824c3aca3SDave Liu #elif defined(CONFIG_MPC832X)
20924c3aca3SDave Liu /* SICRL bits - MPC832X specific */
21024c3aca3SDave Liu #define SICRL_LDP_LCS_A			0x80000000
21124c3aca3SDave Liu #define SICRL_IRQ_CKS			0x20000000
21224c3aca3SDave Liu #define SICRL_PCI_MSRC			0x10000000
21324c3aca3SDave Liu #define SICRL_URT_CTPR			0x06000000
21424c3aca3SDave Liu #define SICRL_IRQ_CTPR			0x00C00000
215d87c57b2SScott Wood 
216d87c57b2SScott Wood #elif defined(CONFIG_MPC831X)
217d87c57b2SScott Wood /* SICRL bits - MPC831x specific */
218d87c57b2SScott Wood #define SICRL_LBC			0x30000000
219d87c57b2SScott Wood #define SICRL_UART			0x0C000000
220d87c57b2SScott Wood #define SICRL_SPI_A			0x03000000
221d87c57b2SScott Wood #define SICRL_SPI_B			0x00C00000
222d87c57b2SScott Wood #define SICRL_SPI_C			0x00300000
223d87c57b2SScott Wood #define SICRL_SPI_D			0x000C0000
224d87c57b2SScott Wood #define SICRL_USBDR			0x00000C00
225d87c57b2SScott Wood #define SICRL_ETSEC1_A			0x0000000C
226d87c57b2SScott Wood #define SICRL_ETSEC2_A			0x00000003
227d87c57b2SScott Wood 
228d87c57b2SScott Wood /* SICRH bits - MPC831x specific */
229d87c57b2SScott Wood #define SICRH_INTR_A			0x02000000
230d87c57b2SScott Wood #define SICRH_INTR_B			0x00C00000
231d87c57b2SScott Wood #define SICRH_IIC			0x00300000
232d87c57b2SScott Wood #define SICRH_ETSEC2_B			0x000C0000
233d87c57b2SScott Wood #define SICRH_ETSEC2_C			0x00030000
234d87c57b2SScott Wood #define SICRH_ETSEC2_D			0x0000C000
235d87c57b2SScott Wood #define SICRH_ETSEC2_E			0x00003000
236d87c57b2SScott Wood #define SICRH_ETSEC2_F			0x00000C00
237d87c57b2SScott Wood #define SICRH_ETSEC2_G			0x00000300
238d87c57b2SScott Wood #define SICRH_ETSEC1_B			0x00000080
239d87c57b2SScott Wood #define SICRH_ETSEC1_C			0x00000060
240d87c57b2SScott Wood #define SICRH_GTX1_DLY			0x00000008
241d87c57b2SScott Wood #define SICRH_GTX2_DLY			0x00000004
242d87c57b2SScott Wood #define SICRH_TSOBI1			0x00000002
243d87c57b2SScott Wood #define SICRH_TSOBI2			0x00000001
244d87c57b2SScott Wood 
245e080313cSDave Liu #endif
246e080313cSDave Liu 
247e080313cSDave Liu /* SWCRR - System Watchdog Control Register
248e080313cSDave Liu  */
249e080313cSDave Liu #define SWCRR				0x0204		/* Register offset to immr */
250e080313cSDave Liu #define SWCRR_SWTC			0xFFFF0000	/* Software Watchdog Time Count */
251e080313cSDave Liu #define SWCRR_SWEN			0x00000004	/* Watchdog Enable bit */
252e080313cSDave Liu #define SWCRR_SWRI			0x00000002	/* Software Watchdog Reset/Interrupt Select bit */
253e080313cSDave Liu #define SWCRR_SWPR			0x00000001	/* Software Watchdog Counter Prescale bit */
254e080313cSDave Liu #define SWCRR_RES			~(SWCRR_SWTC | SWCRR_SWEN | SWCRR_SWRI | SWCRR_SWPR)
255e080313cSDave Liu 
256e080313cSDave Liu /* SWCNR - System Watchdog Counter Register
257e080313cSDave Liu  */
258e080313cSDave Liu #define SWCNR				0x0208		/* Register offset to immr */
259e080313cSDave Liu #define SWCNR_SWCN			0x0000FFFF	/* Software Watchdog Count mask */
260e080313cSDave Liu #define SWCNR_RES			~(SWCNR_SWCN)
261e080313cSDave Liu 
262e080313cSDave Liu /* SWSRR - System Watchdog Service Register
263e080313cSDave Liu  */
264e080313cSDave Liu #define SWSRR				0x020E		/* Register offset to immr */
265e080313cSDave Liu 
266e080313cSDave Liu /* ACR - Arbiter Configuration Register
267e080313cSDave Liu  */
268e080313cSDave Liu #define ACR_COREDIS			0x10000000	/* Core disable */
269e080313cSDave Liu #define ACR_COREDIS_SHIFT		(31-7)
270e080313cSDave Liu #define ACR_PIPE_DEP			0x00070000	/* Pipeline depth */
271e080313cSDave Liu #define ACR_PIPE_DEP_SHIFT		(31-15)
272e080313cSDave Liu #define ACR_PCI_RPTCNT			0x00007000	/* PCI repeat count */
273e080313cSDave Liu #define ACR_PCI_RPTCNT_SHIFT		(31-19)
274e080313cSDave Liu #define ACR_RPTCNT			0x00000700	/* Repeat count */
275e080313cSDave Liu #define ACR_RPTCNT_SHIFT		(31-23)
276e080313cSDave Liu #define ACR_APARK			0x00000030	/* Address parking */
277e080313cSDave Liu #define ACR_APARK_SHIFT			(31-27)
278e080313cSDave Liu #define ACR_PARKM			0x0000000F	/* Parking master */
279e080313cSDave Liu #define ACR_PARKM_SHIFT			(31-31)
280e080313cSDave Liu 
281e080313cSDave Liu /* ATR - Arbiter Timers Register
282e080313cSDave Liu  */
283e080313cSDave Liu #define ATR_DTO				0x00FF0000	/* Data time out */
284e080313cSDave Liu #define ATR_ATO				0x000000FF	/* Address time out */
285e080313cSDave Liu 
286e080313cSDave Liu /* AER - Arbiter Event Register
287e080313cSDave Liu  */
288e080313cSDave Liu #define AER_ETEA			0x00000020	/* Transfer error */
289e080313cSDave Liu #define AER_RES				0x00000010	/* Reserved transfer type */
290e080313cSDave Liu #define AER_ECW				0x00000008	/* External control word transfer type */
291e080313cSDave Liu #define AER_AO				0x00000004	/* Address Only transfer type */
292e080313cSDave Liu #define AER_DTO				0x00000002	/* Data time out */
293e080313cSDave Liu #define AER_ATO				0x00000001	/* Address time out */
294e080313cSDave Liu 
295e080313cSDave Liu /* AEATR - Arbiter Event Address Register
296e080313cSDave Liu  */
297e080313cSDave Liu #define AEATR_EVENT			0x07000000	/* Event type */
298e080313cSDave Liu #define AEATR_MSTR_ID			0x001F0000	/* Master Id */
299e080313cSDave Liu #define AEATR_TBST			0x00000800	/* Transfer burst */
300e080313cSDave Liu #define AEATR_TSIZE			0x00000700	/* Transfer Size */
301e080313cSDave Liu #define AEATR_TTYPE			0x0000001F	/* Transfer Type */
302e080313cSDave Liu 
303e080313cSDave Liu /* HRCWL - Hard Reset Configuration Word Low
304e080313cSDave Liu  */
305e080313cSDave Liu #define HRCWL_LBIUCM			0x80000000
306e080313cSDave Liu #define HRCWL_LBIUCM_SHIFT		31
307e080313cSDave Liu #define HRCWL_LCL_BUS_TO_SCB_CLK_1X1	0x00000000
308e080313cSDave Liu #define HRCWL_LCL_BUS_TO_SCB_CLK_2X1	0x80000000
309e080313cSDave Liu 
310e080313cSDave Liu #define HRCWL_DDRCM			0x40000000
311e080313cSDave Liu #define HRCWL_DDRCM_SHIFT		30
312e080313cSDave Liu #define HRCWL_DDR_TO_SCB_CLK_1X1	0x00000000
313e080313cSDave Liu #define HRCWL_DDR_TO_SCB_CLK_2X1	0x40000000
314e080313cSDave Liu 
315e080313cSDave Liu #define HRCWL_SPMF			0x0f000000
316e080313cSDave Liu #define HRCWL_SPMF_SHIFT		24
317e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_16X1		0x00000000
318e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_1X1		0x01000000
319e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_2X1		0x02000000
320e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_3X1		0x03000000
321e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_4X1		0x04000000
322e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_5X1		0x05000000
323e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_6X1		0x06000000
324e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_7X1		0x07000000
325e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_8X1		0x08000000
326e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_9X1		0x09000000
327e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_10X1		0x0A000000
328e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_11X1		0x0B000000
329e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_12X1		0x0C000000
330e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_13X1		0x0D000000
331e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_14X1		0x0E000000
332e080313cSDave Liu #define HRCWL_CSB_TO_CLKIN_15X1		0x0F000000
333e080313cSDave Liu 
334e080313cSDave Liu #define HRCWL_VCO_BYPASS		0x00000000
335e080313cSDave Liu #define HRCWL_VCO_1X2			0x00000000
336e080313cSDave Liu #define HRCWL_VCO_1X4			0x00200000
337e080313cSDave Liu #define HRCWL_VCO_1X8			0x00400000
338e080313cSDave Liu 
339e080313cSDave Liu #define HRCWL_COREPLL			0x007F0000
340e080313cSDave Liu #define HRCWL_COREPLL_SHIFT		16
341e080313cSDave Liu #define HRCWL_CORE_TO_CSB_BYPASS	0x00000000
342e080313cSDave Liu #define HRCWL_CORE_TO_CSB_1X1		0x00020000
343e080313cSDave Liu #define HRCWL_CORE_TO_CSB_1_5X1		0x00030000
344e080313cSDave Liu #define HRCWL_CORE_TO_CSB_2X1		0x00040000
345e080313cSDave Liu #define HRCWL_CORE_TO_CSB_2_5X1		0x00050000
346e080313cSDave Liu #define HRCWL_CORE_TO_CSB_3X1		0x00060000
347e080313cSDave Liu 
34824c3aca3SDave Liu #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832X)
349e080313cSDave Liu #define HRCWL_CEVCOD			0x000000C0
350e080313cSDave Liu #define HRCWL_CEVCOD_SHIFT		6
351e080313cSDave Liu #define HRCWL_CE_PLL_VCO_DIV_4		0x00000000
352e080313cSDave Liu #define HRCWL_CE_PLL_VCO_DIV_8		0x00000040
353e080313cSDave Liu #define HRCWL_CE_PLL_VCO_DIV_2		0x00000080
354e080313cSDave Liu 
355e080313cSDave Liu #define HRCWL_CEPDF			0x00000020
356e080313cSDave Liu #define HRCWL_CEPDF_SHIFT		5
357e080313cSDave Liu #define HRCWL_CE_PLL_DIV_1X1		0x00000000
358e080313cSDave Liu #define HRCWL_CE_PLL_DIV_2X1		0x00000020
359e080313cSDave Liu 
360e080313cSDave Liu #define HRCWL_CEPMF			0x0000001F
361e080313cSDave Liu #define HRCWL_CEPMF_SHIFT		0
362e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X16_		0x00000000
363e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X2		0x00000002
364e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X3		0x00000003
365e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X4		0x00000004
366e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X5		0x00000005
367e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X6		0x00000006
368e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X7		0x00000007
369e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X8		0x00000008
370e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X9		0x00000009
371e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X10		0x0000000A
372e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X11		0x0000000B
373e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X12		0x0000000C
374e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X13		0x0000000D
375e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X14		0x0000000E
376e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X15		0x0000000F
377e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X16		0x00000010
378e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X17		0x00000011
379e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X18		0x00000012
380e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X19		0x00000013
381e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X20		0x00000014
382e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X21		0x00000015
383e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X22		0x00000016
384e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X23		0x00000017
385e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X24		0x00000018
386e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X25		0x00000019
387e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X26		0x0000001A
388e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X27		0x0000001B
389e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X28		0x0000001C
390e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X29		0x0000001D
391e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X30		0x0000001E
392e080313cSDave Liu #define HRCWL_CE_TO_PLL_1X31		0x0000001F
393e080313cSDave Liu #endif
394e080313cSDave Liu 
395e080313cSDave Liu /* HRCWH - Hardware Reset Configuration Word High
396e080313cSDave Liu  */
397e080313cSDave Liu #define HRCWH_PCI_HOST			0x80000000
398e080313cSDave Liu #define HRCWH_PCI_HOST_SHIFT		31
399e080313cSDave Liu #define HRCWH_PCI_AGENT			0x00000000
400e080313cSDave Liu 
4013e78a31cSKumar Gala #if defined(CONFIG_MPC834X)
402e080313cSDave Liu #define HRCWH_32_BIT_PCI		0x00000000
403e080313cSDave Liu #define HRCWH_64_BIT_PCI		0x40000000
404e080313cSDave Liu #endif
405e080313cSDave Liu 
406e080313cSDave Liu #define HRCWH_PCI1_ARBITER_DISABLE	0x00000000
407e080313cSDave Liu #define HRCWH_PCI1_ARBITER_ENABLE	0x20000000
408e080313cSDave Liu 
409e080313cSDave Liu #define HRCWH_PCI_ARBITER_DISABLE	0x00000000
410e080313cSDave Liu #define HRCWH_PCI_ARBITER_ENABLE	0x20000000
411e080313cSDave Liu 
4123e78a31cSKumar Gala #if defined(CONFIG_MPC834X)
413e080313cSDave Liu #define HRCWH_PCI2_ARBITER_DISABLE	0x00000000
414e080313cSDave Liu #define HRCWH_PCI2_ARBITER_ENABLE	0x10000000
415e080313cSDave Liu 
416e080313cSDave Liu #elif defined(CONFIG_MPC8360)
417e080313cSDave Liu #define HRCWH_PCICKDRV_DISABLE		0x00000000
418e080313cSDave Liu #define HRCWH_PCICKDRV_ENABLE		0x10000000
419e080313cSDave Liu #endif
420e080313cSDave Liu 
421e080313cSDave Liu #define HRCWH_CORE_DISABLE		0x08000000
422e080313cSDave Liu #define HRCWH_CORE_ENABLE		0x00000000
423e080313cSDave Liu 
424e080313cSDave Liu #define HRCWH_FROM_0X00000100		0x00000000
425e080313cSDave Liu #define HRCWH_FROM_0XFFF00100		0x04000000
426e080313cSDave Liu 
427e080313cSDave Liu #define HRCWH_BOOTSEQ_DISABLE		0x00000000
428e080313cSDave Liu #define HRCWH_BOOTSEQ_NORMAL		0x01000000
429e080313cSDave Liu #define HRCWH_BOOTSEQ_EXTENDED		0x02000000
430e080313cSDave Liu 
431e080313cSDave Liu #define HRCWH_SW_WATCHDOG_DISABLE	0x00000000
432e080313cSDave Liu #define HRCWH_SW_WATCHDOG_ENABLE	0x00800000
433e080313cSDave Liu 
434e080313cSDave Liu #define HRCWH_ROM_LOC_DDR_SDRAM		0x00000000
435e080313cSDave Liu #define HRCWH_ROM_LOC_PCI1		0x00100000
4363e78a31cSKumar Gala #if defined(CONFIG_MPC834X)
437e080313cSDave Liu #define HRCWH_ROM_LOC_PCI2		0x00200000
438e080313cSDave Liu #endif
439e080313cSDave Liu #define HRCWH_ROM_LOC_LOCAL_8BIT	0x00500000
440e080313cSDave Liu #define HRCWH_ROM_LOC_LOCAL_16BIT	0x00600000
441e080313cSDave Liu #define HRCWH_ROM_LOC_LOCAL_32BIT	0x00700000
442e080313cSDave Liu 
443d87c57b2SScott Wood #if defined(CONFIG_MPC831X)
444d87c57b2SScott Wood #define HRCWH_ROM_LOC_NAND_SP_8BIT	0x00100000
445d87c57b2SScott Wood #define HRCWH_ROM_LOC_NAND_SP_16BIT	0x00200000
446d87c57b2SScott Wood #define HRCWH_ROM_LOC_NAND_LP_8BIT	0x00500000
447d87c57b2SScott Wood #define HRCWH_ROM_LOC_NAND_LP_16BIT	0x00600000
448d87c57b2SScott Wood 
449d87c57b2SScott Wood #define HRCWH_RL_EXT_LEGACY		0x00000000
450d87c57b2SScott Wood #define HRCWH_RL_EXT_NAND		0x00040000
451d87c57b2SScott Wood 
452d87c57b2SScott Wood #define HRCWH_TSEC1M_IN_MII		0x00000000
453d87c57b2SScott Wood #define HRCWH_TSEC1M_IN_RMII		0x00002000
454d87c57b2SScott Wood #define HRCWH_TSEC1M_IN_RGMII		0x00006000
455d87c57b2SScott Wood #define HRCWH_TSEC1M_IN_RTBI		0x0000A000
456d87c57b2SScott Wood #define HRCWH_TSEC1M_IN_SGMII		0x0000C000
457d87c57b2SScott Wood 
458d87c57b2SScott Wood #define HRCWH_TSEC2M_IN_MII		0x00000000
459d87c57b2SScott Wood #define HRCWH_TSEC2M_IN_RMII		0x00000400
460d87c57b2SScott Wood #define HRCWH_TSEC2M_IN_RGMII		0x00000C00
461d87c57b2SScott Wood #define HRCWH_TSEC2M_IN_RTBI		0x00001400
462d87c57b2SScott Wood #define HRCWH_TSEC2M_IN_SGMII		0x00001800
463d87c57b2SScott Wood #endif
464d87c57b2SScott Wood 
4653e78a31cSKumar Gala #if defined(CONFIG_MPC834X)
466e080313cSDave Liu #define HRCWH_TSEC1M_IN_RGMII		0x00000000
467e080313cSDave Liu #define HRCWH_TSEC1M_IN_RTBI		0x00004000
468e080313cSDave Liu #define HRCWH_TSEC1M_IN_GMII		0x00008000
469e080313cSDave Liu #define HRCWH_TSEC1M_IN_TBI		0x0000C000
470e080313cSDave Liu #define HRCWH_TSEC2M_IN_RGMII		0x00000000
471e080313cSDave Liu #define HRCWH_TSEC2M_IN_RTBI		0x00001000
472e080313cSDave Liu #define HRCWH_TSEC2M_IN_GMII		0x00002000
473e080313cSDave Liu #define HRCWH_TSEC2M_IN_TBI		0x00003000
474e080313cSDave Liu #endif
475e080313cSDave Liu 
476e080313cSDave Liu #if defined(CONFIG_MPC8360)
477e080313cSDave Liu #define HRCWH_SECONDARY_DDR_DISABLE	0x00000000
478e080313cSDave Liu #define HRCWH_SECONDARY_DDR_ENABLE	0x00000010
479e080313cSDave Liu #endif
480e080313cSDave Liu 
481e080313cSDave Liu #define HRCWH_BIG_ENDIAN		0x00000000
482e080313cSDave Liu #define HRCWH_LITTLE_ENDIAN		0x00000008
483e080313cSDave Liu 
484e080313cSDave Liu #define HRCWH_LALE_NORMAL		0x00000000
485e080313cSDave Liu #define HRCWH_LALE_EARLY		0x00000004
486e080313cSDave Liu 
487e080313cSDave Liu #define HRCWH_LDP_SET			0x00000000
488e080313cSDave Liu #define HRCWH_LDP_CLEAR			0x00000002
489e080313cSDave Liu 
490e080313cSDave Liu /* RSR - Reset Status Register
491e080313cSDave Liu  */
492e080313cSDave Liu #define RSR_RSTSRC			0xE0000000	/* Reset source */
493e080313cSDave Liu #define RSR_RSTSRC_SHIFT		29
494e080313cSDave Liu #define RSR_BSF				0x00010000	/* Boot seq. fail */
495e080313cSDave Liu #define RSR_BSF_SHIFT			16
496e080313cSDave Liu #define RSR_SWSR			0x00002000	/* software soft reset */
497e080313cSDave Liu #define RSR_SWSR_SHIFT			13
498e080313cSDave Liu #define RSR_SWHR			0x00001000	/* software hard reset */
499e080313cSDave Liu #define RSR_SWHR_SHIFT			12
500e080313cSDave Liu #define RSR_JHRS			0x00000200	/* jtag hreset */
501e080313cSDave Liu #define RSR_JHRS_SHIFT			9
502e080313cSDave Liu #define RSR_JSRS			0x00000100	/* jtag sreset status */
503e080313cSDave Liu #define RSR_JSRS_SHIFT			8
504e080313cSDave Liu #define RSR_CSHR			0x00000010	/* checkstop reset status */
505e080313cSDave Liu #define RSR_CSHR_SHIFT			4
506e080313cSDave Liu #define RSR_SWRS			0x00000008	/* software watchdog reset status */
507e080313cSDave Liu #define RSR_SWRS_SHIFT			3
508e080313cSDave Liu #define RSR_BMRS			0x00000004	/* bus monitop reset status */
509e080313cSDave Liu #define RSR_BMRS_SHIFT			2
510e080313cSDave Liu #define RSR_SRS				0x00000002	/* soft reset status */
511e080313cSDave Liu #define RSR_SRS_SHIFT			1
512e080313cSDave Liu #define RSR_HRS				0x00000001	/* hard reset status */
513e080313cSDave Liu #define RSR_HRS_SHIFT			0
514e080313cSDave Liu #define RSR_RES				~(RSR_RSTSRC | RSR_BSF | RSR_SWSR | RSR_SWHR |\
515e080313cSDave Liu 					 RSR_JHRS | RSR_JSRS | RSR_CSHR | RSR_SWRS |\
516e080313cSDave Liu 					 RSR_BMRS | RSR_SRS | RSR_HRS)
517e080313cSDave Liu /* RMR - Reset Mode Register
518e080313cSDave Liu  */
519e080313cSDave Liu #define RMR_CSRE			0x00000001	/* checkstop reset enable */
520e080313cSDave Liu #define RMR_CSRE_SHIFT			0
521e080313cSDave Liu #define RMR_RES				~(RMR_CSRE)
522e080313cSDave Liu 
523e080313cSDave Liu /* RCR - Reset Control Register
524e080313cSDave Liu  */
525e080313cSDave Liu #define RCR_SWHR			0x00000002	/* software hard reset */
526e080313cSDave Liu #define RCR_SWSR			0x00000001	/* software soft reset */
527e080313cSDave Liu #define RCR_RES				~(RCR_SWHR | RCR_SWSR)
528e080313cSDave Liu 
529e080313cSDave Liu /* RCER - Reset Control Enable Register
530e080313cSDave Liu  */
531e080313cSDave Liu #define RCER_CRE			0x00000001	/* software hard reset */
532e080313cSDave Liu #define RCER_RES			~(RCER_CRE)
533e080313cSDave Liu 
534e080313cSDave Liu /* SPMR - System PLL Mode Register
535e080313cSDave Liu  */
536e080313cSDave Liu #define SPMR_LBIUCM			0x80000000
537e080313cSDave Liu #define SPMR_DDRCM			0x40000000
538e080313cSDave Liu #define SPMR_SPMF			0x0F000000
539e080313cSDave Liu #define SPMR_CKID			0x00800000
540e080313cSDave Liu #define SPMR_CKID_SHIFT			23
541e080313cSDave Liu #define SPMR_COREPLL			0x007F0000
542e080313cSDave Liu #define SPMR_CEVCOD			0x000000C0
543e080313cSDave Liu #define SPMR_CEPDF			0x00000020
544e080313cSDave Liu #define SPMR_CEPMF			0x0000001F
545e080313cSDave Liu 
546e080313cSDave Liu /* OCCR - Output Clock Control Register
547e080313cSDave Liu  */
548e080313cSDave Liu #define OCCR_PCICOE0			0x80000000
549e080313cSDave Liu #define OCCR_PCICOE1			0x40000000
550e080313cSDave Liu #define OCCR_PCICOE2			0x20000000
551e080313cSDave Liu #define OCCR_PCICOE3			0x10000000
552e080313cSDave Liu #define OCCR_PCICOE4			0x08000000
553e080313cSDave Liu #define OCCR_PCICOE5			0x04000000
554e080313cSDave Liu #define OCCR_PCICOE6			0x02000000
555e080313cSDave Liu #define OCCR_PCICOE7			0x01000000
556e080313cSDave Liu #define OCCR_PCICD0			0x00800000
557e080313cSDave Liu #define OCCR_PCICD1			0x00400000
558e080313cSDave Liu #define OCCR_PCICD2			0x00200000
559e080313cSDave Liu #define OCCR_PCICD3			0x00100000
560e080313cSDave Liu #define OCCR_PCICD4			0x00080000
561e080313cSDave Liu #define OCCR_PCICD5			0x00040000
562e080313cSDave Liu #define OCCR_PCICD6			0x00020000
563e080313cSDave Liu #define OCCR_PCICD7			0x00010000
564e080313cSDave Liu #define OCCR_PCI1CR			0x00000002
565e080313cSDave Liu #define OCCR_PCI2CR			0x00000001
566e080313cSDave Liu #define OCCR_PCICR			OCCR_PCI1CR
567e080313cSDave Liu 
568e080313cSDave Liu /* SCCR - System Clock Control Register
569e080313cSDave Liu  */
570e080313cSDave Liu #define SCCR_ENCCM			0x03000000
571e080313cSDave Liu #define SCCR_ENCCM_SHIFT		24
572e080313cSDave Liu #define SCCR_ENCCM_0			0x00000000
573e080313cSDave Liu #define SCCR_ENCCM_1			0x01000000
574e080313cSDave Liu #define SCCR_ENCCM_2			0x02000000
575e080313cSDave Liu #define SCCR_ENCCM_3			0x03000000
576e080313cSDave Liu 
577e080313cSDave Liu #define SCCR_PCICM			0x00010000
578e080313cSDave Liu #define SCCR_PCICM_SHIFT		16
579e080313cSDave Liu 
580e080313cSDave Liu /* SCCR bits - MPC8349 specific */
5814feab4deSKumar Gala #ifdef CONFIG_MPC834X
582e080313cSDave Liu #define SCCR_TSEC1CM			0xc0000000
583e080313cSDave Liu #define SCCR_TSEC1CM_SHIFT		30
584e080313cSDave Liu #define SCCR_TSEC1CM_0			0x00000000
585e080313cSDave Liu #define SCCR_TSEC1CM_1			0x40000000
586e080313cSDave Liu #define SCCR_TSEC1CM_2			0x80000000
587e080313cSDave Liu #define SCCR_TSEC1CM_3			0xC0000000
588e080313cSDave Liu 
589e080313cSDave Liu #define SCCR_TSEC2CM			0x30000000
590e080313cSDave Liu #define SCCR_TSEC2CM_SHIFT		28
591e080313cSDave Liu #define SCCR_TSEC2CM_0			0x00000000
592e080313cSDave Liu #define SCCR_TSEC2CM_1			0x10000000
593e080313cSDave Liu #define SCCR_TSEC2CM_2			0x20000000
594e080313cSDave Liu #define SCCR_TSEC2CM_3			0x30000000
595d87c57b2SScott Wood 
596d87c57b2SScott Wood #elif defined(CONFIG_MPC831X)
597d87c57b2SScott Wood /* TSEC1 bits are for TSEC2 as well */
598d87c57b2SScott Wood #define SCCR_TSEC1CM			0xc0000000
599d87c57b2SScott Wood #define SCCR_TSEC1CM_SHIFT		30
600d87c57b2SScott Wood #define SCCR_TSEC1CM_1			0x40000000
601d87c57b2SScott Wood #define SCCR_TSEC1CM_2			0x80000000
602d87c57b2SScott Wood #define SCCR_TSEC1CM_3			0xC0000000
603d87c57b2SScott Wood 
604d87c57b2SScott Wood #define SCCR_TSEC1ON			0x20000000
605df33f6b4STimur Tabi #define SCCR_TSEC1ON_SHIFT		29
606d87c57b2SScott Wood #define SCCR_TSEC2ON			0x10000000
607df33f6b4STimur Tabi #define SCCR_TSEC2ON_SHIFT		28
608d87c57b2SScott Wood 
6094feab4deSKumar Gala #endif
610e080313cSDave Liu 
611e080313cSDave Liu #define SCCR_USBMPHCM			0x00c00000
612e080313cSDave Liu #define SCCR_USBMPHCM_SHIFT		22
613e080313cSDave Liu #define SCCR_USBDRCM			0x00300000
614e080313cSDave Liu #define SCCR_USBDRCM_SHIFT		20
615e080313cSDave Liu 
616e080313cSDave Liu #define SCCR_USBCM_0			0x00000000
617e080313cSDave Liu #define SCCR_USBCM_1			0x00500000
618e080313cSDave Liu #define SCCR_USBCM_2			0x00A00000
619e080313cSDave Liu #define SCCR_USBCM_3			0x00F00000
620e080313cSDave Liu 
621e080313cSDave Liu /* CSn_BDNS - Chip Select memory Bounds Register
622e080313cSDave Liu  */
623e080313cSDave Liu #define CSBNDS_SA			0x00FF0000
624e080313cSDave Liu #define CSBNDS_SA_SHIFT			8
625e080313cSDave Liu #define CSBNDS_EA			0x000000FF
626e080313cSDave Liu #define CSBNDS_EA_SHIFT			24
627e080313cSDave Liu 
628e080313cSDave Liu /* CSn_CONFIG - Chip Select Configuration Register
629e080313cSDave Liu  */
630e080313cSDave Liu #define CSCONFIG_EN			0x80000000
631e080313cSDave Liu #define CSCONFIG_AP			0x00800000
632e080313cSDave Liu #define CSCONFIG_ROW_BIT		0x00000700
633e080313cSDave Liu #define CSCONFIG_ROW_BIT_12		0x00000000
634e080313cSDave Liu #define CSCONFIG_ROW_BIT_13		0x00000100
635e080313cSDave Liu #define CSCONFIG_ROW_BIT_14		0x00000200
636e080313cSDave Liu #define CSCONFIG_COL_BIT		0x00000007
637e080313cSDave Liu #define CSCONFIG_COL_BIT_8		0x00000000
638e080313cSDave Liu #define CSCONFIG_COL_BIT_9		0x00000001
639e080313cSDave Liu #define CSCONFIG_COL_BIT_10		0x00000002
640e080313cSDave Liu #define CSCONFIG_COL_BIT_11		0x00000003
641e080313cSDave Liu 
642d87c57b2SScott Wood /* TIMING_CFG_0 - DDR SDRAM Timing Configuration 0
643d87c57b2SScott Wood  */
644d87c57b2SScott Wood #define TIMING_CFG0_RWT			0xC0000000
645d87c57b2SScott Wood #define TIMING_CFG0_RWT_SHIFT		30
646d87c57b2SScott Wood #define TIMING_CFG0_WRT			0x30000000
647d87c57b2SScott Wood #define TIMING_CFG0_WRT_SHIFT		28
648d87c57b2SScott Wood #define TIMING_CFG0_RRT			0x0C000000
649d87c57b2SScott Wood #define TIMING_CFG0_RRT_SHIFT		26
650d87c57b2SScott Wood #define TIMING_CFG0_WWT			0x03000000
651d87c57b2SScott Wood #define TIMING_CFG0_WWT_SHIFT		24
652d87c57b2SScott Wood #define TIMING_CFG0_ACT_PD_EXIT		0x00700000
653d87c57b2SScott Wood #define TIMING_CFG0_ACT_PD_EXIT_SHIFT	20
654d87c57b2SScott Wood #define TIMING_CFG0_PRE_PD_EXIT		0x00070000
655d87c57b2SScott Wood #define TIMING_CFG0_PRE_PD_EXIT_SHIFT	16
656d87c57b2SScott Wood #define TIMING_CFG0_ODT_PD_EXIT		0x00000F00
657d87c57b2SScott Wood #define TIMING_CFG0_ODT_PD_EXIT_SHIFT	8
658d87c57b2SScott Wood #define TIMING_CFG0_MRS_CYC		0x00000F00
659d87c57b2SScott Wood #define TIMING_CFG0_MRS_CYC_SHIFT	0
660d87c57b2SScott Wood 
661e080313cSDave Liu /* TIMING_CFG_1 - DDR SDRAM Timing Configuration 1
662e080313cSDave Liu  */
663e080313cSDave Liu #define TIMING_CFG1_PRETOACT		0x70000000
664e080313cSDave Liu #define TIMING_CFG1_PRETOACT_SHIFT	28
665e080313cSDave Liu #define TIMING_CFG1_ACTTOPRE		0x0F000000
666e080313cSDave Liu #define TIMING_CFG1_ACTTOPRE_SHIFT	24
667e080313cSDave Liu #define TIMING_CFG1_ACTTORW		0x00700000
668e080313cSDave Liu #define TIMING_CFG1_ACTTORW_SHIFT	20
669e080313cSDave Liu #define TIMING_CFG1_CASLAT		0x00070000
670e080313cSDave Liu #define TIMING_CFG1_CASLAT_SHIFT	16
671e080313cSDave Liu #define TIMING_CFG1_REFREC		0x0000F000
672e080313cSDave Liu #define TIMING_CFG1_REFREC_SHIFT	12
673e080313cSDave Liu #define TIMING_CFG1_WRREC		0x00000700
674e080313cSDave Liu #define TIMING_CFG1_WRREC_SHIFT		8
675e080313cSDave Liu #define TIMING_CFG1_ACTTOACT		0x00000070
676e080313cSDave Liu #define TIMING_CFG1_ACTTOACT_SHIFT	4
677e080313cSDave Liu #define TIMING_CFG1_WRTORD		0x00000007
678e080313cSDave Liu #define TIMING_CFG1_WRTORD_SHIFT	0
679e080313cSDave Liu #define TIMING_CFG1_CASLAT_20		0x00030000	/* CAS latency = 2.0 */
680e080313cSDave Liu #define TIMING_CFG1_CASLAT_25		0x00040000	/* CAS latency = 2.5 */
681e080313cSDave Liu 
682e080313cSDave Liu /* TIMING_CFG_2 - DDR SDRAM Timing Configuration 2
683e080313cSDave Liu  */
6848d172c0fSXie Xiaobo #define TIMING_CFG2_CPO			0x0F800000
6858d172c0fSXie Xiaobo #define TIMING_CFG2_CPO_SHIFT		23
686e080313cSDave Liu #define TIMING_CFG2_ACSM		0x00080000
687e080313cSDave Liu #define TIMING_CFG2_WR_DATA_DELAY	0x00001C00
688e080313cSDave Liu #define TIMING_CFG2_WR_DATA_DELAY_SHIFT	10
689e080313cSDave Liu #define TIMING_CFG2_CPO_DEF		0x00000000	/* default (= CASLAT + 1) */
690e080313cSDave Liu 
691d87c57b2SScott Wood #define TIMING_CFG2_ADD_LAT		0x70000000
692d87c57b2SScott Wood #define TIMING_CFG2_ADD_LAT_SHIFT	28
693d87c57b2SScott Wood #define TIMING_CFG2_WR_LAT_DELAY	0x00380000
694d87c57b2SScott Wood #define TIMING_CFG2_WR_LAT_DELAY_SHIFT	19
695d87c57b2SScott Wood #define TIMING_CFG2_RD_TO_PRE		0x0000E000
696d87c57b2SScott Wood #define TIMING_CFG2_RD_TO_PRE_SHIFT	13
697d87c57b2SScott Wood #define TIMING_CFG2_CKE_PLS		0x000001C0
698d87c57b2SScott Wood #define TIMING_CFG2_CKE_PLS_SHIFT	6
699d87c57b2SScott Wood #define TIMING_CFG2_FOUR_ACT		0x0000003F
700d87c57b2SScott Wood #define TIMING_CFG2_FOUR_ACT_SHIFT	0
701d87c57b2SScott Wood 
702e080313cSDave Liu /* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
703e080313cSDave Liu  */
704e080313cSDave Liu #define SDRAM_CFG_MEM_EN		0x80000000
705e080313cSDave Liu #define SDRAM_CFG_SREN			0x40000000
706e080313cSDave Liu #define SDRAM_CFG_ECC_EN		0x20000000
707e080313cSDave Liu #define SDRAM_CFG_RD_EN			0x10000000
708*bbea46f7SKim Phillips #define SDRAM_CFG_SDRAM_TYPE_DDR1	0x02000000
709*bbea46f7SKim Phillips #define SDRAM_CFG_SDRAM_TYPE_DDR2	0x03000000
710*bbea46f7SKim Phillips #define SDRAM_CFG_SDRAM_TYPE_MASK	0x07000000
711e080313cSDave Liu #define SDRAM_CFG_SDRAM_TYPE_SHIFT	24
712e080313cSDave Liu #define SDRAM_CFG_DYN_PWR		0x00200000
713e080313cSDave Liu #define SDRAM_CFG_32_BE			0x00080000
714e080313cSDave Liu #define SDRAM_CFG_8_BE			0x00040000
715e080313cSDave Liu #define SDRAM_CFG_NCAP			0x00020000
716e080313cSDave Liu #define SDRAM_CFG_2T_EN			0x00008000
717d87c57b2SScott Wood #define SDRAM_CFG_BI			0x00000001
718e080313cSDave Liu 
719e080313cSDave Liu /* DDR_SDRAM_MODE - DDR SDRAM Mode Register
720e080313cSDave Liu  */
721e080313cSDave Liu #define SDRAM_MODE_ESD			0xFFFF0000
722e080313cSDave Liu #define SDRAM_MODE_ESD_SHIFT		16
723e080313cSDave Liu #define SDRAM_MODE_SD			0x0000FFFF
724e080313cSDave Liu #define SDRAM_MODE_SD_SHIFT		0
725e080313cSDave Liu #define DDR_MODE_EXT_MODEREG		0x4000		/* select extended mode reg */
726e080313cSDave Liu #define DDR_MODE_EXT_OPMODE		0x3FF8		/* operating mode, mask */
727e080313cSDave Liu #define DDR_MODE_EXT_OP_NORMAL		0x0000		/* normal operation */
728e080313cSDave Liu #define DDR_MODE_QFC			0x0004		/* QFC / compatibility, mask */
729e080313cSDave Liu #define DDR_MODE_QFC_COMP		0x0000		/* compatible to older SDRAMs */
730e080313cSDave Liu #define DDR_MODE_WEAK			0x0002		/* weak drivers */
731e080313cSDave Liu #define DDR_MODE_DLL_DIS		0x0001		/* disable DLL */
732e080313cSDave Liu #define DDR_MODE_CASLAT			0x0070		/* CAS latency, mask */
733e080313cSDave Liu #define DDR_MODE_CASLAT_15		0x0010		/* CAS latency 1.5 */
734e080313cSDave Liu #define DDR_MODE_CASLAT_20		0x0020		/* CAS latency 2 */
735e080313cSDave Liu #define DDR_MODE_CASLAT_25		0x0060		/* CAS latency 2.5 */
736e080313cSDave Liu #define DDR_MODE_CASLAT_30		0x0030		/* CAS latency 3 */
737e080313cSDave Liu #define DDR_MODE_BTYPE_SEQ		0x0000		/* sequential burst */
738e080313cSDave Liu #define DDR_MODE_BTYPE_ILVD		0x0008		/* interleaved burst */
739e080313cSDave Liu #define DDR_MODE_BLEN_2			0x0001		/* burst length 2 */
740e080313cSDave Liu #define DDR_MODE_BLEN_4			0x0002		/* burst length 4 */
741e080313cSDave Liu #define DDR_REFINT_166MHZ_7US		1302		/* exact value for 7.8125us */
742e080313cSDave Liu #define DDR_BSTOPRE			256		/* use 256 cycles as a starting point */
743e080313cSDave Liu #define DDR_MODE_MODEREG		0x0000		/* select mode register */
744e080313cSDave Liu 
745e080313cSDave Liu /* DDR_SDRAM_INTERVAL - DDR SDRAM Interval Register
746e080313cSDave Liu  */
747e080313cSDave Liu #define SDRAM_INTERVAL_REFINT		0x3FFF0000
748e080313cSDave Liu #define SDRAM_INTERVAL_REFINT_SHIFT	16
749e080313cSDave Liu #define SDRAM_INTERVAL_BSTOPRE		0x00003FFF
750e080313cSDave Liu #define SDRAM_INTERVAL_BSTOPRE_SHIFT	0
751e080313cSDave Liu 
752e080313cSDave Liu /* DDR_SDRAM_CLK_CNTL - DDR SDRAM Clock Control Register
753e080313cSDave Liu  */
754e080313cSDave Liu #define DDR_SDRAM_CLK_CNTL_SS_EN		0x80000000
755e080313cSDave Liu #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_025	0x01000000
756e080313cSDave Liu #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05	0x02000000
757e080313cSDave Liu #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075	0x03000000
758e080313cSDave Liu #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_1		0x04000000
759e080313cSDave Liu 
760e080313cSDave Liu /* ECC_ERR_INJECT - Memory data path error injection mask ECC
761e080313cSDave Liu  */
762e080313cSDave Liu #define ECC_ERR_INJECT_EMB		(0x80000000>>22)	/* ECC Mirror Byte */
763e080313cSDave Liu #define ECC_ERR_INJECT_EIEN		(0x80000000>>23)	/* Error Injection Enable */
764e080313cSDave Liu #define ECC_ERR_INJECT_EEIM		(0xff000000>>24)	/* ECC Erroe Injection Enable */
765e080313cSDave Liu #define ECC_ERR_INJECT_EEIM_SHIFT	0
766e080313cSDave Liu 
767e080313cSDave Liu /* CAPTURE_ECC - Memory data path read capture ECC
768e080313cSDave Liu  */
769e080313cSDave Liu #define CAPTURE_ECC_ECE			(0xff000000>>24)
770e080313cSDave Liu #define CAPTURE_ECC_ECE_SHIFT		0
771e080313cSDave Liu 
772e080313cSDave Liu /* ERR_DETECT - Memory error detect
773e080313cSDave Liu  */
774e080313cSDave Liu #define ECC_ERROR_DETECT_MME		(0x80000000>>0)		/* Multiple Memory Errors */
775e080313cSDave Liu #define ECC_ERROR_DETECT_MBE		(0x80000000>>28)	/* Multiple-Bit Error */
776e080313cSDave Liu #define ECC_ERROR_DETECT_SBE		(0x80000000>>29)	/* Single-Bit ECC Error Pickup */
777e080313cSDave Liu #define ECC_ERROR_DETECT_MSE		(0x80000000>>31)	/* Memory Select Error */
778e080313cSDave Liu 
779e080313cSDave Liu /* ERR_DISABLE - Memory error disable
780e080313cSDave Liu  */
781e080313cSDave Liu #define ECC_ERROR_DISABLE_MBED		(0x80000000>>28)	/* Multiple-Bit ECC Error Disable */
782e080313cSDave Liu #define ECC_ERROR_DISABLE_SBED		(0x80000000>>29)	/* Sinle-Bit ECC Error disable */
783e080313cSDave Liu #define ECC_ERROR_DISABLE_MSED		(0x80000000>>31)	/* Memory Select Error Disable */
784e080313cSDave Liu #define ECC_ERROR_ENABLE		~(ECC_ERROR_DISABLE_MSED | ECC_ERROR_DISABLE_SBED |\
785e080313cSDave Liu 					 ECC_ERROR_DISABLE_MBED)
786e080313cSDave Liu /* ERR_INT_EN - Memory error interrupt enable
787e080313cSDave Liu  */
788e080313cSDave Liu #define ECC_ERR_INT_EN_MBEE		(0x80000000>>28)	/* Multiple-Bit ECC Error Interrupt Enable */
789e080313cSDave Liu #define ECC_ERR_INT_EN_SBEE		(0x80000000>>29)	/* Single-Bit ECC Error Interrupt Enable */
790e080313cSDave Liu #define ECC_ERR_INT_EN_MSEE		(0x80000000>>31)	/* Memory Select Error Interrupt Enable */
791e080313cSDave Liu #define ECC_ERR_INT_DISABLE		~(ECC_ERR_INT_EN_MBEE | ECC_ERR_INT_EN_SBEE |\
792e080313cSDave Liu 					 ECC_ERR_INT_EN_MSEE)
793e080313cSDave Liu /* CAPTURE_ATTRIBUTES - Memory error attributes capture
794e080313cSDave Liu  */
795e080313cSDave Liu #define ECC_CAPT_ATTR_BNUM		(0xe0000000>>1)		/* Data Beat Num */
796e080313cSDave Liu #define ECC_CAPT_ATTR_BNUM_SHIFT	28
797e080313cSDave Liu #define ECC_CAPT_ATTR_TSIZ		(0xc0000000>>6)		/* Transaction Size */
798e080313cSDave Liu #define ECC_CAPT_ATTR_TSIZ_FOUR_DW	0
799e080313cSDave Liu #define ECC_CAPT_ATTR_TSIZ_ONE_DW	1
800e080313cSDave Liu #define ECC_CAPT_ATTR_TSIZ_TWO_DW	2
801e080313cSDave Liu #define ECC_CAPT_ATTR_TSIZ_THREE_DW	3
802e080313cSDave Liu #define ECC_CAPT_ATTR_TSIZ_SHIFT	24
803e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC		(0xf8000000>>11)	/* Transaction Source */
804e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_E300_CORE_DT	0x0
805e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_E300_CORE_IF	0x2
806e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_TSEC1	0x4
807e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_TSEC2	0x5
808e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_USB		(0x06|0x07)
809e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_ENCRYPT	0x8
810e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_I2C		0x9
811e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_JTAG		0xA
812e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_PCI1		0xD
813e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_PCI2		0xE
814e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_DMA		0xF
815e080313cSDave Liu #define ECC_CAPT_ATTR_TSRC_SHIFT	16
816e080313cSDave Liu #define ECC_CAPT_ATTR_TTYP		(0xe0000000>>18)	/* Transaction Type */
817e080313cSDave Liu #define ECC_CAPT_ATTR_TTYP_WRITE	0x1
818e080313cSDave Liu #define ECC_CAPT_ATTR_TTYP_READ		0x2
819e080313cSDave Liu #define ECC_CAPT_ATTR_TTYP_R_M_W	0x3
820e080313cSDave Liu #define ECC_CAPT_ATTR_TTYP_SHIFT	12
821e080313cSDave Liu #define ECC_CAPT_ATTR_VLD		(0x80000000>>31)	/* Valid */
822e080313cSDave Liu 
823e080313cSDave Liu /* ERR_SBE - Single bit ECC memory error management
824e080313cSDave Liu  */
825e080313cSDave Liu #define ECC_ERROR_MAN_SBET		(0xff000000>>8)		/* Single-Bit Error Threshold 0..255 */
826e080313cSDave Liu #define ECC_ERROR_MAN_SBET_SHIFT	16
827e080313cSDave Liu #define ECC_ERROR_MAN_SBEC		(0xff000000>>24)	/* Single Bit Error Counter 0..255 */
828e080313cSDave Liu #define ECC_ERROR_MAN_SBEC_SHIFT	0
829e080313cSDave Liu 
830e080313cSDave Liu /* BR - Base Registers
831e080313cSDave Liu  */
832e080313cSDave Liu #define BR0				0x5000		/* Register offset to immr */
833f046ccd1SEran Liberty #define BR1				0x5008
834f046ccd1SEran Liberty #define BR2				0x5010
835f046ccd1SEran Liberty #define BR3				0x5018
836f046ccd1SEran Liberty #define BR4				0x5020
837f046ccd1SEran Liberty #define BR5				0x5028
838f046ccd1SEran Liberty #define BR6				0x5030
839f046ccd1SEran Liberty #define BR7				0x5038
840f046ccd1SEran Liberty 
841f046ccd1SEran Liberty #define BR_BA				0xFFFF8000
842f046ccd1SEran Liberty #define BR_BA_SHIFT			15
843f046ccd1SEran Liberty #define BR_PS				0x00001800
844f046ccd1SEran Liberty #define BR_PS_SHIFT			11
845e6f2e902SMarian Balakowicz #define BR_PS_8				0x00000800	/* Port Size 8 bit */
846e6f2e902SMarian Balakowicz #define BR_PS_16			0x00001000	/* Port Size 16 bit */
847e6f2e902SMarian Balakowicz #define BR_PS_32			0x00001800	/* Port Size 32 bit */
848f046ccd1SEran Liberty #define BR_DECC				0x00000600
849f046ccd1SEran Liberty #define BR_DECC_SHIFT			9
850d87c57b2SScott Wood #define BR_DECC_OFF			0x00000000
851d87c57b2SScott Wood #define BR_DECC_CHK			0x00000200
852d87c57b2SScott Wood #define BR_DECC_CHK_GEN			0x00000400
853f046ccd1SEran Liberty #define BR_WP				0x00000100
854f046ccd1SEran Liberty #define BR_WP_SHIFT			8
855f046ccd1SEran Liberty #define BR_MSEL				0x000000E0
856f046ccd1SEran Liberty #define BR_MSEL_SHIFT			5
857e6f2e902SMarian Balakowicz #define BR_MS_GPCM			0x00000000	/* GPCM */
858d87c57b2SScott Wood #define BR_MS_FCM			0x00000020	/* FCM */
859e6f2e902SMarian Balakowicz #define BR_MS_SDRAM			0x00000060	/* SDRAM */
860e6f2e902SMarian Balakowicz #define BR_MS_UPMA			0x00000080	/* UPMA */
861e6f2e902SMarian Balakowicz #define BR_MS_UPMB			0x000000A0	/* UPMB */
862e6f2e902SMarian Balakowicz #define BR_MS_UPMC			0x000000C0	/* UPMC */
86324c3aca3SDave Liu #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832X)
8645f820439SDave Liu #define BR_ATOM				0x0000000C
8655f820439SDave Liu #define BR_ATOM_SHIFT			2
8665f820439SDave Liu #endif
867f046ccd1SEran Liberty #define BR_V				0x00000001
868f046ccd1SEran Liberty #define BR_V_SHIFT			0
869e080313cSDave Liu 
8703e78a31cSKumar Gala #if defined(CONFIG_MPC834X)
871f046ccd1SEran Liberty #define BR_RES				~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_V)
8725f820439SDave Liu #elif defined(CONFIG_MPC8360)
8735f820439SDave Liu #define BR_RES				~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_ATOM | BR_V)
8745f820439SDave Liu #endif
875f046ccd1SEran Liberty 
876e080313cSDave Liu /* OR - Option Registers
877e080313cSDave Liu  */
878e080313cSDave Liu #define OR0				0x5004		/* Register offset to immr */
879f046ccd1SEran Liberty #define OR1				0x500C
880f046ccd1SEran Liberty #define OR2				0x5014
881f046ccd1SEran Liberty #define OR3				0x501C
882f046ccd1SEran Liberty #define OR4				0x5024
883f046ccd1SEran Liberty #define OR5				0x502C
884f046ccd1SEran Liberty #define OR6				0x5034
885f046ccd1SEran Liberty #define OR7				0x503C
886f046ccd1SEran Liberty 
887f046ccd1SEran Liberty #define OR_GPCM_AM			0xFFFF8000
888f046ccd1SEran Liberty #define OR_GPCM_AM_SHIFT		15
889f046ccd1SEran Liberty #define OR_GPCM_BCTLD			0x00001000
890f046ccd1SEran Liberty #define OR_GPCM_BCTLD_SHIFT		12
891f046ccd1SEran Liberty #define OR_GPCM_CSNT			0x00000800
892f046ccd1SEran Liberty #define OR_GPCM_CSNT_SHIFT		11
893f046ccd1SEran Liberty #define OR_GPCM_ACS			0x00000600
894f046ccd1SEran Liberty #define OR_GPCM_ACS_SHIFT		9
895e6f2e902SMarian Balakowicz #define OR_GPCM_ACS_0b10		0x00000400
896e6f2e902SMarian Balakowicz #define OR_GPCM_ACS_0b11		0x00000600
897f046ccd1SEran Liberty #define OR_GPCM_XACS			0x00000100
898f046ccd1SEran Liberty #define OR_GPCM_XACS_SHIFT		8
899f046ccd1SEran Liberty #define OR_GPCM_SCY			0x000000F0
900f046ccd1SEran Liberty #define OR_GPCM_SCY_SHIFT		4
901e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_1			0x00000010
902e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_2			0x00000020
903e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_3			0x00000030
904e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_4			0x00000040
905e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_5			0x00000050
906e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_6			0x00000060
907e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_7			0x00000070
908e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_8			0x00000080
909e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_9			0x00000090
910e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_10			0x000000a0
911e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_11			0x000000b0
912e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_12			0x000000c0
913e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_13			0x000000d0
914e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_14			0x000000e0
915e6f2e902SMarian Balakowicz #define OR_GPCM_SCY_15			0x000000f0
916f046ccd1SEran Liberty #define OR_GPCM_SETA			0x00000008
917f046ccd1SEran Liberty #define OR_GPCM_SETA_SHIFT		3
918f046ccd1SEran Liberty #define OR_GPCM_TRLX			0x00000004
919f046ccd1SEran Liberty #define OR_GPCM_TRLX_SHIFT		2
920f046ccd1SEran Liberty #define OR_GPCM_EHTR			0x00000002
921f046ccd1SEran Liberty #define OR_GPCM_EHTR_SHIFT		1
922f046ccd1SEran Liberty #define OR_GPCM_EAD			0x00000001
923f046ccd1SEran Liberty #define OR_GPCM_EAD_SHIFT		0
924f046ccd1SEran Liberty 
925d87c57b2SScott Wood #define OR_FCM_AM			0xFFFF8000
926d87c57b2SScott Wood #define OR_FCM_AM_SHIFT				15
927d87c57b2SScott Wood #define OR_FCM_BCTLD			0x00001000
928d87c57b2SScott Wood #define OR_FCM_BCTLD_SHIFT			12
929d87c57b2SScott Wood #define OR_FCM_PGS			0x00000400
930d87c57b2SScott Wood #define OR_FCM_PGS_SHIFT			10
931d87c57b2SScott Wood #define OR_FCM_CSCT			0x00000200
932d87c57b2SScott Wood #define OR_FCM_CSCT_SHIFT			 9
933d87c57b2SScott Wood #define OR_FCM_CST			0x00000100
934d87c57b2SScott Wood #define OR_FCM_CST_SHIFT			 8
935d87c57b2SScott Wood #define OR_FCM_CHT			0x00000080
936d87c57b2SScott Wood #define OR_FCM_CHT_SHIFT			 7
937d87c57b2SScott Wood #define OR_FCM_SCY			0x00000070
938d87c57b2SScott Wood #define OR_FCM_SCY_SHIFT			 4
939d87c57b2SScott Wood #define OR_FCM_SCY_1			0x00000010
940d87c57b2SScott Wood #define OR_FCM_SCY_2			0x00000020
941d87c57b2SScott Wood #define OR_FCM_SCY_3			0x00000030
942d87c57b2SScott Wood #define OR_FCM_SCY_4			0x00000040
943d87c57b2SScott Wood #define OR_FCM_SCY_5			0x00000050
944d87c57b2SScott Wood #define OR_FCM_SCY_6			0x00000060
945d87c57b2SScott Wood #define OR_FCM_SCY_7			0x00000070
946d87c57b2SScott Wood #define OR_FCM_RST			0x00000008
947d87c57b2SScott Wood #define OR_FCM_RST_SHIFT			 3
948d87c57b2SScott Wood #define OR_FCM_TRLX			0x00000004
949d87c57b2SScott Wood #define OR_FCM_TRLX_SHIFT			 2
950d87c57b2SScott Wood #define OR_FCM_EHTR			0x00000002
951d87c57b2SScott Wood #define OR_FCM_EHTR_SHIFT			 1
952d87c57b2SScott Wood 
953f046ccd1SEran Liberty #define OR_UPM_AM			0xFFFF8000
954f046ccd1SEran Liberty #define OR_UPM_AM_SHIFT			15
955f046ccd1SEran Liberty #define OR_UPM_XAM			0x00006000
956f046ccd1SEran Liberty #define OR_UPM_XAM_SHIFT		13
957f046ccd1SEran Liberty #define OR_UPM_BCTLD			0x00001000
958f046ccd1SEran Liberty #define OR_UPM_BCTLD_SHIFT		12
959f046ccd1SEran Liberty #define OR_UPM_BI			0x00000100
960f046ccd1SEran Liberty #define OR_UPM_BI_SHIFT			8
961f046ccd1SEran Liberty #define OR_UPM_TRLX			0x00000004
962f046ccd1SEran Liberty #define OR_UPM_TRLX_SHIFT		2
963f046ccd1SEran Liberty #define OR_UPM_EHTR			0x00000002
964f046ccd1SEran Liberty #define OR_UPM_EHTR_SHIFT		1
965f046ccd1SEran Liberty #define OR_UPM_EAD			0x00000001
966f046ccd1SEran Liberty #define OR_UPM_EAD_SHIFT		0
967f046ccd1SEran Liberty 
968f046ccd1SEran Liberty #define OR_SDRAM_AM			0xFFFF8000
969f046ccd1SEran Liberty #define OR_SDRAM_AM_SHIFT		15
970f046ccd1SEran Liberty #define OR_SDRAM_XAM			0x00006000
971f046ccd1SEran Liberty #define OR_SDRAM_XAM_SHIFT		13
972f046ccd1SEran Liberty #define OR_SDRAM_COLS			0x00001C00
973f046ccd1SEran Liberty #define OR_SDRAM_COLS_SHIFT		10
974f046ccd1SEran Liberty #define OR_SDRAM_ROWS			0x000001C0
975f046ccd1SEran Liberty #define OR_SDRAM_ROWS_SHIFT		6
976f046ccd1SEran Liberty #define OR_SDRAM_PMSEL			0x00000020
977f046ccd1SEran Liberty #define OR_SDRAM_PMSEL_SHIFT		5
978f046ccd1SEran Liberty #define OR_SDRAM_EAD			0x00000001
979f046ccd1SEran Liberty #define OR_SDRAM_EAD_SHIFT		0
980f046ccd1SEran Liberty 
9817a78f148STimur Tabi #define OR_AM_32KB			0xFFFF8000
9827a78f148STimur Tabi #define OR_AM_64KB			0xFFFF0000
9837a78f148STimur Tabi #define OR_AM_128KB			0xFFFE0000
9847a78f148STimur Tabi #define OR_AM_256KB			0xFFFC0000
9857a78f148STimur Tabi #define OR_AM_512KB			0xFFF80000
9867a78f148STimur Tabi #define OR_AM_1MB			0xFFF00000
9877a78f148STimur Tabi #define OR_AM_2MB			0xFFE00000
9887a78f148STimur Tabi #define OR_AM_4MB			0xFFC00000
9897a78f148STimur Tabi #define OR_AM_8MB			0xFF800000
9907a78f148STimur Tabi #define OR_AM_16MB			0xFF000000
9917a78f148STimur Tabi #define OR_AM_32MB			0xFE000000
9927a78f148STimur Tabi #define OR_AM_64MB			0xFC000000
9937a78f148STimur Tabi #define OR_AM_128MB			0xF8000000
9947a78f148STimur Tabi #define OR_AM_256MB			0xF0000000
9957a78f148STimur Tabi #define OR_AM_512MB			0xE0000000
9967a78f148STimur Tabi #define OR_AM_1GB			0xC0000000
9977a78f148STimur Tabi #define OR_AM_2GB			0x80000000
9987a78f148STimur Tabi #define OR_AM_4GB			0x00000000
9997a78f148STimur Tabi 
10007a78f148STimur Tabi #define LBLAWAR_EN			0x80000000
10017a78f148STimur Tabi #define LBLAWAR_4KB			0x0000000B
10027a78f148STimur Tabi #define LBLAWAR_8KB			0x0000000C
10037a78f148STimur Tabi #define LBLAWAR_16KB			0x0000000D
10047a78f148STimur Tabi #define LBLAWAR_32KB			0x0000000E
10057a78f148STimur Tabi #define LBLAWAR_64KB			0x0000000F
10067a78f148STimur Tabi #define LBLAWAR_128KB			0x00000010
10077a78f148STimur Tabi #define LBLAWAR_256KB			0x00000011
10087a78f148STimur Tabi #define LBLAWAR_512KB			0x00000012
10097a78f148STimur Tabi #define LBLAWAR_1MB			0x00000013
10107a78f148STimur Tabi #define LBLAWAR_2MB			0x00000014
10117a78f148STimur Tabi #define LBLAWAR_4MB			0x00000015
10127a78f148STimur Tabi #define LBLAWAR_8MB			0x00000016
10137a78f148STimur Tabi #define LBLAWAR_16MB			0x00000017
10147a78f148STimur Tabi #define LBLAWAR_32MB			0x00000018
10157a78f148STimur Tabi #define LBLAWAR_64MB			0x00000019
10167a78f148STimur Tabi #define LBLAWAR_128MB			0x0000001A
10177a78f148STimur Tabi #define LBLAWAR_256MB			0x0000001B
10187a78f148STimur Tabi #define LBLAWAR_512MB			0x0000001C
10197a78f148STimur Tabi #define LBLAWAR_1GB			0x0000001D
10207a78f148STimur Tabi #define LBLAWAR_2GB			0x0000001E
10217a78f148STimur Tabi 
1022e080313cSDave Liu /* LBCR - Local Bus Configuration Register
1023f046ccd1SEran Liberty  */
1024e080313cSDave Liu #define LBCR_LDIS			0x80000000
1025e080313cSDave Liu #define LBCR_LDIS_SHIFT			31
1026e080313cSDave Liu #define LBCR_BCTLC			0x00C00000
1027e080313cSDave Liu #define LBCR_BCTLC_SHIFT		22
1028e080313cSDave Liu #define LBCR_LPBSE			0x00020000
1029e080313cSDave Liu #define LBCR_LPBSE_SHIFT		17
1030e080313cSDave Liu #define LBCR_EPAR			0x00010000
1031e080313cSDave Liu #define LBCR_EPAR_SHIFT			16
1032e080313cSDave Liu #define LBCR_BMT			0x0000FF00
1033e080313cSDave Liu #define LBCR_BMT_SHIFT			8
1034f046ccd1SEran Liberty 
1035e080313cSDave Liu /* LCRR - Clock Ratio Register
1036f046ccd1SEran Liberty  */
1037f046ccd1SEran Liberty #define LCRR_DBYP			0x80000000
1038f046ccd1SEran Liberty #define LCRR_DBYP_SHIFT			31
1039f046ccd1SEran Liberty #define LCRR_BUFCMDC			0x30000000
1040e080313cSDave Liu #define LCRR_BUFCMDC_SHIFT		28
1041f046ccd1SEran Liberty #define LCRR_BUFCMDC_1			0x10000000
1042f046ccd1SEran Liberty #define LCRR_BUFCMDC_2			0x20000000
1043f046ccd1SEran Liberty #define LCRR_BUFCMDC_3			0x30000000
1044f046ccd1SEran Liberty #define LCRR_BUFCMDC_4			0x00000000
1045f046ccd1SEran Liberty #define LCRR_ECL			0x03000000
1046e080313cSDave Liu #define LCRR_ECL_SHIFT			24
1047f046ccd1SEran Liberty #define LCRR_ECL_4			0x00000000
1048f046ccd1SEran Liberty #define LCRR_ECL_5			0x01000000
1049f046ccd1SEran Liberty #define LCRR_ECL_6			0x02000000
1050f046ccd1SEran Liberty #define LCRR_ECL_7			0x03000000
1051f046ccd1SEran Liberty #define LCRR_EADC			0x00030000
1052e080313cSDave Liu #define LCRR_EADC_SHIFT			16
1053f046ccd1SEran Liberty #define LCRR_EADC_1			0x00010000
1054f046ccd1SEran Liberty #define LCRR_EADC_2			0x00020000
1055f046ccd1SEran Liberty #define LCRR_EADC_3			0x00030000
1056f046ccd1SEran Liberty #define LCRR_EADC_4			0x00000000
1057f046ccd1SEran Liberty #define LCRR_CLKDIV			0x0000000F
1058e080313cSDave Liu #define LCRR_CLKDIV_SHIFT		0
1059f046ccd1SEran Liberty #define LCRR_CLKDIV_2			0x00000002
1060f046ccd1SEran Liberty #define LCRR_CLKDIV_4			0x00000004
1061f046ccd1SEran Liberty #define LCRR_CLKDIV_8			0x00000008
1062f046ccd1SEran Liberty 
1063e080313cSDave Liu /* DMAMR - DMA Mode Register
1064f6eda7f8SDave Liu  */
1065e080313cSDave Liu #define DMA_CHANNEL_START			0x00000001	/* Bit - DMAMRn CS */
1066e080313cSDave Liu #define DMA_CHANNEL_TRANSFER_MODE_DIRECT	0x00000004	/* Bit - DMAMRn CTM */
1067e080313cSDave Liu #define DMA_CHANNEL_SOURCE_ADRESSS_HOLD_EN	0x00001000	/* Bit - DMAMRn SAHE */
1068e080313cSDave Liu #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_1B	0x00000000	/* 2Bit- DMAMRn SAHTS 1byte */
1069e080313cSDave Liu #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_2B	0x00004000	/* 2Bit- DMAMRn SAHTS 2bytes */
1070e080313cSDave Liu #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_4B	0x00008000	/* 2Bit- DMAMRn SAHTS 4bytes */
1071e080313cSDave Liu #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_8B	0x0000c000	/* 2Bit- DMAMRn SAHTS 8bytes */
1072e080313cSDave Liu #define DMA_CHANNEL_SNOOP			0x00010000	/* Bit - DMAMRn DMSEN */
1073f6eda7f8SDave Liu 
1074e080313cSDave Liu /* DMASR - DMA Status Register
1075e080313cSDave Liu  */
1076e080313cSDave Liu #define DMA_CHANNEL_BUSY			0x00000004	/* Bit - DMASRn CB */
1077e080313cSDave Liu #define DMA_CHANNEL_TRANSFER_ERROR		0x00000080	/* Bit - DMASRn TE */
10785f820439SDave Liu 
1079e080313cSDave Liu /* CONFIG_ADDRESS - PCI Config Address Register
1080e080313cSDave Liu  */
1081e080313cSDave Liu #define PCI_CONFIG_ADDRESS_EN		0x80000000
1082e080313cSDave Liu #define PCI_CONFIG_ADDRESS_BN_SHIFT	16
1083e080313cSDave Liu #define PCI_CONFIG_ADDRESS_BN_MASK	0x00ff0000
1084e080313cSDave Liu #define PCI_CONFIG_ADDRESS_DN_SHIFT	11
1085e080313cSDave Liu #define PCI_CONFIG_ADDRESS_DN_MASK	0x0000f800
1086e080313cSDave Liu #define PCI_CONFIG_ADDRESS_FN_SHIFT	8
1087e080313cSDave Liu #define PCI_CONFIG_ADDRESS_FN_MASK	0x00000700
1088e080313cSDave Liu #define PCI_CONFIG_ADDRESS_RN_SHIFT	0
1089e080313cSDave Liu #define PCI_CONFIG_ADDRESS_RN_MASK	0x000000fc
1090e080313cSDave Liu 
1091e080313cSDave Liu /* POTAR - PCI Outbound Translation Address Register
1092e080313cSDave Liu  */
1093e080313cSDave Liu #define POTAR_TA_MASK			0x000fffff
1094e080313cSDave Liu 
1095e080313cSDave Liu /* POBAR - PCI Outbound Base Address Register
1096e080313cSDave Liu  */
1097e080313cSDave Liu #define POBAR_BA_MASK			0x000fffff
1098e080313cSDave Liu 
1099e080313cSDave Liu /* POCMR - PCI Outbound Comparision Mask Register
1100e080313cSDave Liu  */
1101e080313cSDave Liu #define POCMR_EN			0x80000000
1102e080313cSDave Liu #define POCMR_IO			0x40000000	/* 0-memory space 1-I/O space */
1103e080313cSDave Liu #define POCMR_SE			0x20000000	/* streaming enable */
1104e080313cSDave Liu #define POCMR_DST			0x10000000	/* 0-PCI1 1-PCI2 */
1105e080313cSDave Liu #define POCMR_CM_MASK			0x000fffff
1106e080313cSDave Liu #define POCMR_CM_4G			0x00000000
1107e080313cSDave Liu #define POCMR_CM_2G			0x00080000
1108e080313cSDave Liu #define POCMR_CM_1G			0x000C0000
1109e080313cSDave Liu #define POCMR_CM_512M			0x000E0000
1110e080313cSDave Liu #define POCMR_CM_256M			0x000F0000
1111e080313cSDave Liu #define POCMR_CM_128M			0x000F8000
1112e080313cSDave Liu #define POCMR_CM_64M			0x000FC000
1113e080313cSDave Liu #define POCMR_CM_32M			0x000FE000
1114e080313cSDave Liu #define POCMR_CM_16M			0x000FF000
1115e080313cSDave Liu #define POCMR_CM_8M			0x000FF800
1116e080313cSDave Liu #define POCMR_CM_4M			0x000FFC00
1117e080313cSDave Liu #define POCMR_CM_2M			0x000FFE00
1118e080313cSDave Liu #define POCMR_CM_1M			0x000FFF00
1119e080313cSDave Liu #define POCMR_CM_512K			0x000FFF80
1120e080313cSDave Liu #define POCMR_CM_256K			0x000FFFC0
1121e080313cSDave Liu #define POCMR_CM_128K			0x000FFFE0
1122e080313cSDave Liu #define POCMR_CM_64K			0x000FFFF0
1123e080313cSDave Liu #define POCMR_CM_32K			0x000FFFF8
1124e080313cSDave Liu #define POCMR_CM_16K			0x000FFFFC
1125e080313cSDave Liu #define POCMR_CM_8K			0x000FFFFE
1126e080313cSDave Liu #define POCMR_CM_4K			0x000FFFFF
1127e080313cSDave Liu 
1128e080313cSDave Liu /* PITAR - PCI Inbound Translation Address Register
1129e080313cSDave Liu  */
1130e080313cSDave Liu #define PITAR_TA_MASK			0x000fffff
1131e080313cSDave Liu 
1132e080313cSDave Liu /* PIBAR - PCI Inbound Base/Extended Address Register
1133e080313cSDave Liu  */
1134e080313cSDave Liu #define PIBAR_MASK			0xffffffff
1135e080313cSDave Liu #define PIEBAR_EBA_MASK			0x000fffff
1136e080313cSDave Liu 
1137e080313cSDave Liu /* PIWAR - PCI Inbound Windows Attributes Register
1138e080313cSDave Liu  */
1139e080313cSDave Liu #define PIWAR_EN			0x80000000
1140e080313cSDave Liu #define PIWAR_PF			0x20000000
1141e080313cSDave Liu #define PIWAR_RTT_MASK			0x000f0000
1142e080313cSDave Liu #define PIWAR_RTT_NO_SNOOP		0x00040000
1143e080313cSDave Liu #define PIWAR_RTT_SNOOP			0x00050000
1144e080313cSDave Liu #define PIWAR_WTT_MASK			0x0000f000
1145e080313cSDave Liu #define PIWAR_WTT_NO_SNOOP		0x00004000
1146e080313cSDave Liu #define PIWAR_WTT_SNOOP			0x00005000
1147e080313cSDave Liu #define PIWAR_IWS_MASK			0x0000003F
1148e080313cSDave Liu #define PIWAR_IWS_4K			0x0000000B
1149e080313cSDave Liu #define PIWAR_IWS_8K			0x0000000C
1150e080313cSDave Liu #define PIWAR_IWS_16K			0x0000000D
1151e080313cSDave Liu #define PIWAR_IWS_32K			0x0000000E
1152e080313cSDave Liu #define PIWAR_IWS_64K			0x0000000F
1153e080313cSDave Liu #define PIWAR_IWS_128K			0x00000010
1154e080313cSDave Liu #define PIWAR_IWS_256K			0x00000011
1155e080313cSDave Liu #define PIWAR_IWS_512K			0x00000012
1156e080313cSDave Liu #define PIWAR_IWS_1M			0x00000013
1157e080313cSDave Liu #define PIWAR_IWS_2M			0x00000014
1158e080313cSDave Liu #define PIWAR_IWS_4M			0x00000015
1159e080313cSDave Liu #define PIWAR_IWS_8M			0x00000016
1160e080313cSDave Liu #define PIWAR_IWS_16M			0x00000017
1161e080313cSDave Liu #define PIWAR_IWS_32M			0x00000018
1162e080313cSDave Liu #define PIWAR_IWS_64M			0x00000019
1163e080313cSDave Liu #define PIWAR_IWS_128M			0x0000001A
1164e080313cSDave Liu #define PIWAR_IWS_256M			0x0000001B
1165e080313cSDave Liu #define PIWAR_IWS_512M			0x0000001C
1166e080313cSDave Liu #define PIWAR_IWS_1G			0x0000001D
1167e080313cSDave Liu #define PIWAR_IWS_2G			0x0000001E
1168f6eda7f8SDave Liu 
1169d87c57b2SScott Wood /* PMCCR1 - PCI Configuration Register 1
1170d87c57b2SScott Wood  */
1171d87c57b2SScott Wood #define PMCCR1_POWER_OFF		0x00000020
1172d87c57b2SScott Wood 
1173d87c57b2SScott Wood /* FMR - Flash Mode Register
1174d87c57b2SScott Wood  */
1175d87c57b2SScott Wood #define FMR_CWTO		0x0000F000
1176d87c57b2SScott Wood #define FMR_CWTO_SHIFT		12
1177d87c57b2SScott Wood #define FMR_BOOT		0x00000800
1178d87c57b2SScott Wood #define FMR_ECCM		0x00000100
1179d87c57b2SScott Wood #define FMR_AL			0x00000030
1180d87c57b2SScott Wood #define FMR_AL_SHIFT		4
1181d87c57b2SScott Wood #define FMR_OP			0x00000003
1182d87c57b2SScott Wood #define FMR_OP_SHIFT		0
1183d87c57b2SScott Wood 
1184d87c57b2SScott Wood /* FIR - Flash Instruction Register
1185d87c57b2SScott Wood  */
1186d87c57b2SScott Wood #define FIR_OP0			0xF0000000
1187d87c57b2SScott Wood #define FIR_OP0_SHIFT		28
1188d87c57b2SScott Wood #define FIR_OP1			0x0F000000
1189d87c57b2SScott Wood #define FIR_OP1_SHIFT		24
1190d87c57b2SScott Wood #define FIR_OP2			0x00F00000
1191d87c57b2SScott Wood #define FIR_OP2_SHIFT		20
1192d87c57b2SScott Wood #define FIR_OP3			0x000F0000
1193d87c57b2SScott Wood #define FIR_OP3_SHIFT		16
1194d87c57b2SScott Wood #define FIR_OP4			0x0000F000
1195d87c57b2SScott Wood #define FIR_OP4_SHIFT		12
1196d87c57b2SScott Wood #define FIR_OP5			0x00000F00
1197d87c57b2SScott Wood #define FIR_OP5_SHIFT		8
1198d87c57b2SScott Wood #define FIR_OP6			0x000000F0
1199d87c57b2SScott Wood #define FIR_OP6_SHIFT		4
1200d87c57b2SScott Wood #define FIR_OP7			0x0000000F
1201d87c57b2SScott Wood #define FIR_OP7_SHIFT		0
1202d87c57b2SScott Wood #define FIR_OP_NOP		0x0 /* No operation and end of sequence */
1203d87c57b2SScott Wood #define FIR_OP_CA		0x1 /* Issue current column address */
1204d87c57b2SScott Wood #define FIR_OP_PA		0x2 /* Issue current block+page address */
1205d87c57b2SScott Wood #define FIR_OP_UA		0x3 /* Issue user defined address */
1206d87c57b2SScott Wood #define FIR_OP_CM0		0x4 /* Issue command from FCR[CMD0] */
1207d87c57b2SScott Wood #define FIR_OP_CM1		0x5 /* Issue command from FCR[CMD1] */
1208d87c57b2SScott Wood #define FIR_OP_CM2		0x6 /* Issue command from FCR[CMD2] */
1209d87c57b2SScott Wood #define FIR_OP_CM3		0x7 /* Issue command from FCR[CMD3] */
1210d87c57b2SScott Wood #define FIR_OP_WB		0x8 /* Write FBCR bytes from FCM buffer */
1211d87c57b2SScott Wood #define FIR_OP_WS		0x9 /* Write 1 or 2 bytes from MDR[AS] */
1212d87c57b2SScott Wood #define FIR_OP_RB		0xA /* Read FBCR bytes to FCM buffer */
1213d87c57b2SScott Wood #define FIR_OP_RS		0xB /* Read 1 or 2 bytes to MDR[AS] */
1214d87c57b2SScott Wood #define FIR_OP_CW0		0xC /* Wait then issue FCR[CMD0] */
1215d87c57b2SScott Wood #define FIR_OP_CW1		0xD /* Wait then issue FCR[CMD1] */
1216d87c57b2SScott Wood #define FIR_OP_RBW		0xE /* Wait then read FBCR bytes */
1217d87c57b2SScott Wood #define FIR_OP_RSW		0xF /* Wait then read 1 or 2 bytes */
1218d87c57b2SScott Wood 
1219d87c57b2SScott Wood /* FCR - Flash Command Register
1220d87c57b2SScott Wood  */
1221d87c57b2SScott Wood #define FCR_CMD0		0xFF000000
1222d87c57b2SScott Wood #define FCR_CMD0_SHIFT		24
1223d87c57b2SScott Wood #define FCR_CMD1		0x00FF0000
1224d87c57b2SScott Wood #define FCR_CMD1_SHIFT		16
1225d87c57b2SScott Wood #define FCR_CMD2		0x0000FF00
1226d87c57b2SScott Wood #define FCR_CMD2_SHIFT		8
1227d87c57b2SScott Wood #define FCR_CMD3		0x000000FF
1228d87c57b2SScott Wood #define FCR_CMD3_SHIFT		0
1229d87c57b2SScott Wood 
1230d87c57b2SScott Wood /* FBAR - Flash Block Address Register
1231d87c57b2SScott Wood  */
1232d87c57b2SScott Wood #define FBAR_BLK		0x00FFFFFF
1233d87c57b2SScott Wood 
1234d87c57b2SScott Wood /* FPAR - Flash Page Address Register
1235d87c57b2SScott Wood  */
1236d87c57b2SScott Wood #define FPAR_SP_PI		0x00007C00
1237d87c57b2SScott Wood #define FPAR_SP_PI_SHIFT	10
1238d87c57b2SScott Wood #define FPAR_SP_MS		0x00000200
1239d87c57b2SScott Wood #define FPAR_SP_CI		0x000001FF
1240d87c57b2SScott Wood #define FPAR_SP_CI_SHIFT	0
1241d87c57b2SScott Wood #define FPAR_LP_PI		0x0003F000
1242d87c57b2SScott Wood #define FPAR_LP_PI_SHIFT	12
1243d87c57b2SScott Wood #define FPAR_LP_MS		0x00000800
1244d87c57b2SScott Wood #define FPAR_LP_CI		0x000007FF
1245d87c57b2SScott Wood #define FPAR_LP_CI_SHIFT	0
1246d87c57b2SScott Wood 
1247d87c57b2SScott Wood /* LTESR - Transfer Error Status Register
1248d87c57b2SScott Wood  */
1249d87c57b2SScott Wood #define LTESR_BM		0x80000000
1250d87c57b2SScott Wood #define LTESR_FCT		0x40000000
1251d87c57b2SScott Wood #define LTESR_PAR		0x20000000
1252d87c57b2SScott Wood #define LTESR_WP		0x04000000
1253d87c57b2SScott Wood #define LTESR_ATMW		0x00800000
1254d87c57b2SScott Wood #define LTESR_ATMR		0x00400000
1255d87c57b2SScott Wood #define LTESR_CS		0x00080000
1256d87c57b2SScott Wood #define LTESR_CC		0x00000001
1257d87c57b2SScott Wood 
1258d87c57b2SScott Wood /* DDR Control Driver Register
1259d87c57b2SScott Wood  */
1260d87c57b2SScott Wood #define DDRCDR_EN		0x40000000
1261d87c57b2SScott Wood #define DDRCDR_PZ		0x3C000000
1262d87c57b2SScott Wood #define DDRCDR_PZ_MAXZ		0x00000000
1263d87c57b2SScott Wood #define DDRCDR_PZ_HIZ		0x20000000
1264d87c57b2SScott Wood #define DDRCDR_PZ_NOMZ		0x30000000
1265d87c57b2SScott Wood #define DDRCDR_PZ_LOZ		0x38000000
1266d87c57b2SScott Wood #define DDRCDR_PZ_MINZ		0x3C000000
1267d87c57b2SScott Wood #define DDRCDR_NZ		0x3C000000
1268d87c57b2SScott Wood #define DDRCDR_NZ_MAXZ		0x00000000
1269d87c57b2SScott Wood #define DDRCDR_NZ_HIZ		0x02000000
1270d87c57b2SScott Wood #define DDRCDR_NZ_NOMZ		0x03000000
1271d87c57b2SScott Wood #define DDRCDR_NZ_LOZ		0x03800000
1272d87c57b2SScott Wood #define DDRCDR_NZ_MINZ		0x03C00000
1273d87c57b2SScott Wood #define DDRCDR_ODT		0x00080000
1274d87c57b2SScott Wood #define DDRCDR_DDR_CFG		0x00040000
1275d87c57b2SScott Wood #define DDRCDR_M_ODR		0x00000002
1276d87c57b2SScott Wood #define DDRCDR_Q_DRN		0x00000001
1277d87c57b2SScott Wood 
127849ea3b6eSScott Wood #ifndef __ASSEMBLY__
127949ea3b6eSScott Wood struct pci_region;
128049ea3b6eSScott Wood void mpc83xx_pci_init(int num_buses, struct pci_region **reg, int warmboot);
128149ea3b6eSScott Wood #endif
128249ea3b6eSScott Wood 
1283f046ccd1SEran Liberty #endif	/* __MPC83XX_H__ */
1284