xref: /openbmc/u-boot/include/linux/mtd/spi-nor.h (revision 3c4aa76a)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * Copyright (C) 2014 Freescale Semiconductor, Inc.
4  * Synced from Linux v4.19
5  */
6 
7 #ifndef __LINUX_MTD_SPI_NOR_H
8 #define __LINUX_MTD_SPI_NOR_H
9 
10 #include <linux/bitops.h>
11 #include <linux/mtd/cfi.h>
12 #include <linux/mtd/mtd.h>
13 
14 /*
15  * Manufacturer IDs
16  *
17  * The first byte returned from the flash after sending opcode SPINOR_OP_RDID.
18  * Sometimes these are the same as CFI IDs, but sometimes they aren't.
19  */
20 #define SNOR_MFR_ATMEL		CFI_MFR_ATMEL
21 #define SNOR_MFR_GIGADEVICE	0xc8
22 #define SNOR_MFR_INTEL		CFI_MFR_INTEL
23 #define SNOR_MFR_ST		CFI_MFR_ST /* ST Micro <--> Micron */
24 #define SNOR_MFR_MICRON		CFI_MFR_MICRON /* ST Micro <--> Micron */
25 #define SNOR_MFR_MACRONIX	CFI_MFR_MACRONIX
26 #define SNOR_MFR_SPANSION	CFI_MFR_AMD
27 #define SNOR_MFR_SST		CFI_MFR_SST
28 #define SNOR_MFR_WINBOND	0xef /* Also used by some Spansion */
29 #define SNOR_MFR_ISSI		0x9d
30 #define SNOR_MFR_CYPRESS	0x34
31 
32 /*
33  * Note on opcode nomenclature: some opcodes have a format like
34  * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
35  * of I/O lines used for the opcode, address, and data (respectively). The
36  * FUNCTION has an optional suffix of '4', to represent an opcode which
37  * requires a 4-byte (32-bit) address.
38  */
39 
40 /* Flash opcodes. */
41 #define SPINOR_OP_WREN		0x06	/* Write enable */
42 #define SPINOR_OP_RDSR		0x05	/* Read status register */
43 #define SPINOR_OP_WRSR		0x01	/* Write status register 1 byte */
44 #define SPINOR_OP_RDSR2		0x3f	/* Read status register 2 */
45 #define SPINOR_OP_WRSR2		0x3e	/* Write status register 2 */
46 #define SPINOR_OP_READ		0x03	/* Read data bytes (low frequency) */
47 #define SPINOR_OP_READ_FAST	0x0b	/* Read data bytes (high frequency) */
48 #define SPINOR_OP_READ_1_1_2	0x3b	/* Read data bytes (Dual Output SPI) */
49 #define SPINOR_OP_READ_1_2_2	0xbb	/* Read data bytes (Dual I/O SPI) */
50 #define SPINOR_OP_READ_1_1_4	0x6b	/* Read data bytes (Quad Output SPI) */
51 #define SPINOR_OP_READ_1_4_4	0xeb	/* Read data bytes (Quad I/O SPI) */
52 #define SPINOR_OP_PP		0x02	/* Page program (up to 256 bytes) */
53 #define SPINOR_OP_PP_1_1_4	0x32	/* Quad page program */
54 #define SPINOR_OP_PP_1_4_4	0x38	/* Quad page program */
55 #define SPINOR_OP_BE_4K		0x20	/* Erase 4KiB block */
56 #define SPINOR_OP_BE_4K_PMC	0xd7	/* Erase 4KiB block on PMC chips */
57 #define SPINOR_OP_BE_32K	0x52	/* Erase 32KiB block */
58 #define SPINOR_OP_CHIP_ERASE	0xc7	/* Erase whole flash chip */
59 #define SPINOR_OP_SE		0xd8	/* Sector erase (usually 64KiB) */
60 #define SPINOR_OP_RDID		0x9f	/* Read JEDEC ID */
61 #define SPINOR_OP_RDSFDP	0x5a	/* Read SFDP */
62 #define SPINOR_OP_RDCR		0x35	/* Read configuration register */
63 #define SPINOR_OP_RDFSR		0x70	/* Read flag status register */
64 #define SPINOR_OP_CLFSR		0x50	/* Clear flag status register */
65 #define SPINOR_OP_RDEAR		0xc8	/* Read Extended Address Register */
66 #define SPINOR_OP_WREAR		0xc5	/* Write Extended Address Register */
67 
68 /* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
69 #define SPINOR_OP_READ_4B	0x13	/* Read data bytes (low frequency) */
70 #define SPINOR_OP_READ_FAST_4B	0x0c	/* Read data bytes (high frequency) */
71 #define SPINOR_OP_READ_1_1_2_4B	0x3c	/* Read data bytes (Dual Output SPI) */
72 #define SPINOR_OP_READ_1_2_2_4B	0xbc	/* Read data bytes (Dual I/O SPI) */
73 #define SPINOR_OP_READ_1_1_4_4B	0x6c	/* Read data bytes (Quad Output SPI) */
74 #define SPINOR_OP_READ_1_4_4_4B	0xec	/* Read data bytes (Quad I/O SPI) */
75 #define SPINOR_OP_PP_4B		0x12	/* Page program (up to 256 bytes) */
76 #define SPINOR_OP_PP_1_1_4_4B	0x34	/* Quad page program */
77 #define SPINOR_OP_PP_1_4_4_4B	0x3e	/* Quad page program */
78 #define SPINOR_OP_BE_4K_4B	0x21	/* Erase 4KiB block */
79 #define SPINOR_OP_BE_32K_4B	0x5c	/* Erase 32KiB block */
80 #define SPINOR_OP_SE_4B		0xdc	/* Sector erase (usually 64KiB) */
81 
82 /* Double Transfer Rate opcodes - defined in JEDEC JESD216B. */
83 #define SPINOR_OP_READ_1_1_1_DTR	0x0d
84 #define SPINOR_OP_READ_1_2_2_DTR	0xbd
85 #define SPINOR_OP_READ_1_4_4_DTR	0xed
86 
87 #define SPINOR_OP_READ_1_1_1_DTR_4B	0x0e
88 #define SPINOR_OP_READ_1_2_2_DTR_4B	0xbe
89 #define SPINOR_OP_READ_1_4_4_DTR_4B	0xee
90 
91 /* Used for SST flashes only. */
92 #define SPINOR_OP_BP		0x02	/* Byte program */
93 #define SPINOR_OP_WRDI		0x04	/* Write disable */
94 #define SPINOR_OP_AAI_WP	0xad	/* Auto address increment word program */
95 
96 /* Used for S3AN flashes only */
97 #define SPINOR_OP_XSE		0x50	/* Sector erase */
98 #define SPINOR_OP_XPP		0x82	/* Page program */
99 #define SPINOR_OP_XRDSR		0xd7	/* Read status register */
100 
101 #define XSR_PAGESIZE		BIT(0)	/* Page size in Po2 or Linear */
102 #define XSR_RDY			BIT(7)	/* Ready */
103 
104 /* Used for Macronix and Winbond flashes. */
105 #define SPINOR_OP_EN4B		0xb7	/* Enter 4-byte mode */
106 #define SPINOR_OP_EX4B		0xe9	/* Exit 4-byte mode */
107 
108 #define SPINOR_OP_WINBOND_RDSR2		0x35
109 #define SPINOR_OP_WINBOND_WRSR2		0x31
110 
111 /* Used for Spansion flashes only. */
112 #define SPINOR_OP_BRWR		0x17	/* Bank register write */
113 #define SPINOR_OP_BRRD		0x16	/* Bank register read */
114 #define SPINOR_OP_CLSR		0x30	/* Clear status register 1 */
115 #define SPINOR_OP_EX4B_CYPRESS	0xB8	/* Exit 4-byte mode */
116 #define SPINOR_OP_RDAR		0x65	/* Read any register */
117 #define SPINOR_OP_WRAR		0x71	/* Write any register */
118 #define SPINOR_REG_ADDR_STR1V	0x00800000
119 #define SPINOR_REG_ADDR_CFR1V	0x00800002
120 #define SPINOR_REG_ADDR_CFR3V	0x00800004
121 #define CFR3V_UNHYSA		BIT(3)	/* Uniform sectors or not */
122 #define CFR3V_PGMBUF		BIT(4)	/* Program buffer size */
123 
124 /* Used for Micron flashes only. */
125 #define SPINOR_OP_RD_EVCR      0x65    /* Read EVCR register */
126 #define SPINOR_OP_WD_EVCR      0x61    /* Write EVCR register */
127 #define SPINOR_OP_MICRON_RDNVCR 0xB5   /* Read nonvolatile configuration register */
128 #define SPINOR_OP_MICRON_WRNVCR 0xB1   /* Write nonvolatile configuration register */
129 
130 /* Status Register bits. */
131 #define SR_WIP			BIT(0)	/* Write in progress */
132 #define SR_WEL			BIT(1)	/* Write enable latch */
133 /* meaning of other SR_* bits may differ between vendors */
134 #define SR_BP0			BIT(2)	/* Block protect 0 */
135 #define SR_BP1			BIT(3)	/* Block protect 1 */
136 #define SR_BP2			BIT(4)	/* Block protect 2 */
137 #define SR_TB			BIT(5)	/* Top/Bottom protect */
138 #define SR_SRWD			BIT(7)	/* SR write protect */
139 /* Spansion/Cypress specific status bits */
140 #define SR_E_ERR		BIT(5)
141 #define SR_P_ERR		BIT(6)
142 
143 #define SR_QUAD_EN_MX		BIT(6)	/* Macronix Quad I/O */
144 
145 /* Enhanced Volatile Configuration Register bits */
146 #define EVCR_QUAD_EN_MICRON	BIT(7)	/* Micron Quad I/O */
147 #define MICRON_RST_HOLD_CTRL BIT(4)
148 
149 /* Flag Status Register bits */
150 #define FSR_READY		BIT(7)	/* Device status, 0 = Busy, 1 = Ready */
151 #define FSR_E_ERR		BIT(5)	/* Erase operation status */
152 #define FSR_P_ERR		BIT(4)	/* Program operation status */
153 #define FSR_PT_ERR		BIT(1)	/* Protection error bit */
154 
155 /* Configuration Register bits. */
156 #define CR_QUAD_EN_SPAN		BIT(1)	/* Spansion Quad I/O */
157 
158 /* Status Register 2 bits. */
159 #define SR2_QUAD_EN_BIT7	BIT(7)
160 #define SR2_QUAD_EN_BIT1	BIT(1)
161 
162 /* Supported SPI protocols */
163 #define SNOR_PROTO_INST_MASK	GENMASK(23, 16)
164 #define SNOR_PROTO_INST_SHIFT	16
165 #define SNOR_PROTO_INST(_nbits)	\
166 	((((unsigned long)(_nbits)) << SNOR_PROTO_INST_SHIFT) & \
167 	 SNOR_PROTO_INST_MASK)
168 
169 #define SNOR_PROTO_ADDR_MASK	GENMASK(15, 8)
170 #define SNOR_PROTO_ADDR_SHIFT	8
171 #define SNOR_PROTO_ADDR(_nbits)	\
172 	((((unsigned long)(_nbits)) << SNOR_PROTO_ADDR_SHIFT) & \
173 	 SNOR_PROTO_ADDR_MASK)
174 
175 #define SNOR_PROTO_DATA_MASK	GENMASK(7, 0)
176 #define SNOR_PROTO_DATA_SHIFT	0
177 #define SNOR_PROTO_DATA(_nbits)	\
178 	((((unsigned long)(_nbits)) << SNOR_PROTO_DATA_SHIFT) & \
179 	 SNOR_PROTO_DATA_MASK)
180 
181 #define SNOR_PROTO_IS_DTR	BIT(24)	/* Double Transfer Rate */
182 
183 #define SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits)	\
184 	(SNOR_PROTO_INST(_inst_nbits) |				\
185 	 SNOR_PROTO_ADDR(_addr_nbits) |				\
186 	 SNOR_PROTO_DATA(_data_nbits))
187 #define SNOR_PROTO_DTR(_inst_nbits, _addr_nbits, _data_nbits)	\
188 	(SNOR_PROTO_IS_DTR |					\
189 	 SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits))
190 
191 enum spi_nor_protocol {
192 	SNOR_PROTO_1_1_1 = SNOR_PROTO_STR(1, 1, 1),
193 	SNOR_PROTO_1_1_2 = SNOR_PROTO_STR(1, 1, 2),
194 	SNOR_PROTO_1_1_4 = SNOR_PROTO_STR(1, 1, 4),
195 	SNOR_PROTO_1_1_8 = SNOR_PROTO_STR(1, 1, 8),
196 	SNOR_PROTO_1_2_2 = SNOR_PROTO_STR(1, 2, 2),
197 	SNOR_PROTO_1_4_4 = SNOR_PROTO_STR(1, 4, 4),
198 	SNOR_PROTO_1_8_8 = SNOR_PROTO_STR(1, 8, 8),
199 	SNOR_PROTO_2_2_2 = SNOR_PROTO_STR(2, 2, 2),
200 	SNOR_PROTO_4_4_4 = SNOR_PROTO_STR(4, 4, 4),
201 	SNOR_PROTO_8_8_8 = SNOR_PROTO_STR(8, 8, 8),
202 
203 	SNOR_PROTO_1_1_1_DTR = SNOR_PROTO_DTR(1, 1, 1),
204 	SNOR_PROTO_1_2_2_DTR = SNOR_PROTO_DTR(1, 2, 2),
205 	SNOR_PROTO_1_4_4_DTR = SNOR_PROTO_DTR(1, 4, 4),
206 	SNOR_PROTO_1_8_8_DTR = SNOR_PROTO_DTR(1, 8, 8),
207 };
208 
209 static inline bool spi_nor_protocol_is_dtr(enum spi_nor_protocol proto)
210 {
211 	return !!(proto & SNOR_PROTO_IS_DTR);
212 }
213 
214 static inline u8 spi_nor_get_protocol_inst_nbits(enum spi_nor_protocol proto)
215 {
216 	return ((unsigned long)(proto & SNOR_PROTO_INST_MASK)) >>
217 		SNOR_PROTO_INST_SHIFT;
218 }
219 
220 static inline u8 spi_nor_get_protocol_addr_nbits(enum spi_nor_protocol proto)
221 {
222 	return ((unsigned long)(proto & SNOR_PROTO_ADDR_MASK)) >>
223 		SNOR_PROTO_ADDR_SHIFT;
224 }
225 
226 static inline u8 spi_nor_get_protocol_data_nbits(enum spi_nor_protocol proto)
227 {
228 	return ((unsigned long)(proto & SNOR_PROTO_DATA_MASK)) >>
229 		SNOR_PROTO_DATA_SHIFT;
230 }
231 
232 static inline u8 spi_nor_get_protocol_width(enum spi_nor_protocol proto)
233 {
234 	return spi_nor_get_protocol_data_nbits(proto);
235 }
236 
237 #define SPI_NOR_MAX_CMD_SIZE	8
238 enum spi_nor_ops {
239 	SPI_NOR_OPS_READ = 0,
240 	SPI_NOR_OPS_WRITE,
241 	SPI_NOR_OPS_ERASE,
242 	SPI_NOR_OPS_LOCK,
243 	SPI_NOR_OPS_UNLOCK,
244 };
245 
246 enum spi_nor_option_flags {
247 	SNOR_F_USE_FSR		= BIT(0),
248 	SNOR_F_HAS_SR_TB	= BIT(1),
249 	SNOR_F_NO_OP_CHIP_ERASE	= BIT(2),
250 	SNOR_F_S3AN_ADDR_DEFAULT = BIT(3),
251 	SNOR_F_READY_XSR_RDY	= BIT(4),
252 	SNOR_F_USE_CLSR		= BIT(5),
253 	SNOR_F_BROKEN_RESET	= BIT(6),
254 };
255 
256 /**
257  * struct flash_info - Forward declaration of a structure used internally by
258  *		       spi_nor_scan()
259  */
260 struct flash_info;
261 
262 /* TODO: Remove, once all users of spi_flash interface are moved to MTD */
263 #define spi_flash spi_nor
264 
265 /**
266  * struct spi_nor - Structure for defining a the SPI NOR layer
267  * @mtd:		point to a mtd_info structure
268  * @lock:		the lock for the read/write/erase/lock/unlock operations
269  * @dev:		point to a spi device, or a spi nor controller device.
270  * @info:		spi-nor part JDEC MFR id and other info
271  * @page_size:		the page size of the SPI NOR
272  * @addr_width:		number of address bytes
273  * @erase_opcode:	the opcode for erasing a sector
274  * @read_opcode:	the read opcode
275  * @read_dummy:		the dummy needed by the read operation
276  * @program_opcode:	the program opcode
277  * @bank_read_cmd:	Bank read cmd
278  * @bank_write_cmd:	Bank write cmd
279  * @bank_curr:		Current flash bank
280  * @sst_write_second:	used by the SST write operation
281  * @flags:		flag options for the current SPI-NOR (SNOR_F_*)
282  * @read_proto:		the SPI protocol for read operations
283  * @write_proto:	the SPI protocol for write operations
284  * @reg_proto		the SPI protocol for read_reg/write_reg/erase operations
285  * @cmd_buf:		used by the write_reg
286  * @prepare:		[OPTIONAL] do some preparations for the
287  *			read/write/erase/lock/unlock operations
288  * @unprepare:		[OPTIONAL] do some post work after the
289  *			read/write/erase/lock/unlock operations
290  * @read_reg:		[DRIVER-SPECIFIC] read out the register
291  * @write_reg:		[DRIVER-SPECIFIC] write data to the register
292  * @read:		[DRIVER-SPECIFIC] read data from the SPI NOR
293  * @write:		[DRIVER-SPECIFIC] write data to the SPI NOR
294  * @erase:		[DRIVER-SPECIFIC] erase a sector of the SPI NOR
295  *			at the offset @offs; if not provided by the driver,
296  *			spi-nor will send the erase opcode via write_reg()
297  * @flash_lock:		[FLASH-SPECIFIC] lock a region of the SPI NOR
298  * @flash_unlock:	[FLASH-SPECIFIC] unlock a region of the SPI NOR
299  * @flash_is_locked:	[FLASH-SPECIFIC] check if a region of the SPI NOR is
300  * @quad_enable:	[FLASH-SPECIFIC] enables SPI NOR quad mode
301  *			completely locked
302  * @priv:		the private data
303  */
304 struct spi_nor {
305 	struct mtd_info		mtd;
306 	struct udevice		*dev;
307 	struct spi_slave	*spi;
308 	const struct flash_info	*info;
309 	u32			page_size;
310 	u8			addr_width;
311 	u8			erase_opcode;
312 	u8			read_opcode;
313 	u8			read_dummy;
314 	u8			program_opcode;
315 #ifdef CONFIG_SPI_FLASH_BAR
316 	u8			bank_read_cmd;
317 	u8			bank_write_cmd;
318 	u8			bank_curr;
319 #endif
320 	enum spi_nor_protocol	read_proto;
321 	enum spi_nor_protocol	write_proto;
322 	enum spi_nor_protocol	reg_proto;
323 	bool			sst_write_second;
324 	u32			flags;
325 	u8			cmd_buf[SPI_NOR_MAX_CMD_SIZE];
326 
327 	int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
328 	void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
329 	int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
330 	int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
331 
332 	ssize_t (*read)(struct spi_nor *nor, loff_t from,
333 			size_t len, u_char *read_buf);
334 	ssize_t (*write)(struct spi_nor *nor, loff_t to,
335 			 size_t len, const u_char *write_buf);
336 	int (*erase)(struct spi_nor *nor, loff_t offs);
337 
338 	int (*flash_lock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
339 	int (*flash_unlock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
340 	int (*flash_is_locked)(struct spi_nor *nor, loff_t ofs, uint64_t len);
341 	int (*quad_enable)(struct spi_nor *nor);
342 
343 	void *priv;
344 /* Compatibility for spi_flash, remove once sf layer is merged with mtd */
345 	const char *name;
346 	u32 size;
347 	u32 sector_size;
348 	u32 erase_size;
349 };
350 
351 static inline void spi_nor_set_flash_node(struct spi_nor *nor,
352 					  const struct device_node *np)
353 {
354 	mtd_set_of_node(&nor->mtd, np);
355 }
356 
357 static inline const struct
358 device_node *spi_nor_get_flash_node(struct spi_nor *nor)
359 {
360 	return mtd_get_of_node(&nor->mtd);
361 }
362 
363 /**
364  * struct spi_nor_hwcaps - Structure for describing the hardware capabilies
365  * supported by the SPI controller (bus master).
366  * @mask:		the bitmask listing all the supported hw capabilies
367  */
368 struct spi_nor_hwcaps {
369 	u32	mask;
370 };
371 
372 /*
373  *(Fast) Read capabilities.
374  * MUST be ordered by priority: the higher bit position, the higher priority.
375  * As a matter of performances, it is relevant to use Octo SPI protocols first,
376  * then Quad SPI protocols before Dual SPI protocols, Fast Read and lastly
377  * (Slow) Read.
378  */
379 #define SNOR_HWCAPS_READ_MASK		GENMASK(14, 0)
380 #define SNOR_HWCAPS_READ		BIT(0)
381 #define SNOR_HWCAPS_READ_FAST		BIT(1)
382 #define SNOR_HWCAPS_READ_1_1_1_DTR	BIT(2)
383 
384 #define SNOR_HWCAPS_READ_DUAL		GENMASK(6, 3)
385 #define SNOR_HWCAPS_READ_1_1_2		BIT(3)
386 #define SNOR_HWCAPS_READ_1_2_2		BIT(4)
387 #define SNOR_HWCAPS_READ_2_2_2		BIT(5)
388 #define SNOR_HWCAPS_READ_1_2_2_DTR	BIT(6)
389 
390 #define SNOR_HWCAPS_READ_QUAD		GENMASK(10, 7)
391 #define SNOR_HWCAPS_READ_1_1_4		BIT(7)
392 #define SNOR_HWCAPS_READ_1_4_4		BIT(8)
393 #define SNOR_HWCAPS_READ_4_4_4		BIT(9)
394 #define SNOR_HWCAPS_READ_1_4_4_DTR	BIT(10)
395 
396 #define SNOR_HWCPAS_READ_OCTO		GENMASK(14, 11)
397 #define SNOR_HWCAPS_READ_1_1_8		BIT(11)
398 #define SNOR_HWCAPS_READ_1_8_8		BIT(12)
399 #define SNOR_HWCAPS_READ_8_8_8		BIT(13)
400 #define SNOR_HWCAPS_READ_1_8_8_DTR	BIT(14)
401 
402 /*
403  * Page Program capabilities.
404  * MUST be ordered by priority: the higher bit position, the higher priority.
405  * Like (Fast) Read capabilities, Octo/Quad SPI protocols are preferred to the
406  * legacy SPI 1-1-1 protocol.
407  * Note that Dual Page Programs are not supported because there is no existing
408  * JEDEC/SFDP standard to define them. Also at this moment no SPI flash memory
409  * implements such commands.
410  */
411 #define SNOR_HWCAPS_PP_MASK	GENMASK(22, 16)
412 #define SNOR_HWCAPS_PP		BIT(16)
413 
414 #define SNOR_HWCAPS_PP_QUAD	GENMASK(19, 17)
415 #define SNOR_HWCAPS_PP_1_1_4	BIT(17)
416 #define SNOR_HWCAPS_PP_1_4_4	BIT(18)
417 #define SNOR_HWCAPS_PP_4_4_4	BIT(19)
418 
419 #define SNOR_HWCAPS_PP_OCTO	GENMASK(22, 20)
420 #define SNOR_HWCAPS_PP_1_1_8	BIT(20)
421 #define SNOR_HWCAPS_PP_1_8_8	BIT(21)
422 #define SNOR_HWCAPS_PP_8_8_8	BIT(22)
423 
424 /**
425  * spi_nor_scan() - scan the SPI NOR
426  * @nor:	the spi_nor structure
427  *
428  * The drivers can use this function to scan the SPI NOR.
429  * In the scanning, it will try to get all the necessary information to
430  * fill the mtd_info{} and the spi_nor{}.
431  *
432  * Return: 0 for success, others for failure.
433  */
434 int spi_nor_scan(struct spi_nor *nor);
435 
436 #endif
437