xref: /openbmc/u-boot/include/linux/mtd/nand.h (revision cf7108b3)
1 /*
2  *  linux/include/linux/mtd/nand.h
3  *
4  *  Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5  *                        Steven J. Hill <sjhill@realitydiluted.com>
6  *		          Thomas Gleixner <tglx@linutronix.de>
7  *
8  * SPDX-License-Identifier:	GPL-2.0+
9  *
10  * Info:
11  *	Contains standard defines and IDs for NAND flash devices
12  *
13  * Changelog:
14  *	See git changelog.
15  */
16 #ifndef __LINUX_MTD_NAND_H
17 #define __LINUX_MTD_NAND_H
18 
19 #include "config.h"
20 
21 #include "linux/compat.h"
22 #include "linux/mtd/mtd.h"
23 #include "linux/mtd/flashchip.h"
24 #include "linux/mtd/bbm.h"
25 
26 struct mtd_info;
27 struct nand_flash_dev;
28 struct device_node;
29 
30 /* Scan and identify a NAND device */
31 extern int nand_scan(struct mtd_info *mtd, int max_chips);
32 /*
33  * Separate phases of nand_scan(), allowing board driver to intervene
34  * and override command or ECC setup according to flash type.
35  */
36 extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
37 			   struct nand_flash_dev *table);
38 extern int nand_scan_tail(struct mtd_info *mtd);
39 
40 /* Free resources held by the NAND device */
41 extern void nand_release(struct mtd_info *mtd);
42 
43 /* Internal helper for board drivers which need to override command function */
44 extern void nand_wait_ready(struct mtd_info *mtd);
45 
46 /*
47  * This constant declares the max. oobsize / page, which
48  * is supported now. If you add a chip with bigger oobsize/page
49  * adjust this accordingly.
50  */
51 #define NAND_MAX_OOBSIZE       1216
52 #define NAND_MAX_PAGESIZE      16384
53 
54 /*
55  * Constants for hardware specific CLE/ALE/NCE function
56  *
57  * These are bits which can be or'ed to set/clear multiple
58  * bits in one go.
59  */
60 /* Select the chip by setting nCE to low */
61 #define NAND_NCE		0x01
62 /* Select the command latch by setting CLE to high */
63 #define NAND_CLE		0x02
64 /* Select the address latch by setting ALE to high */
65 #define NAND_ALE		0x04
66 
67 #define NAND_CTRL_CLE		(NAND_NCE | NAND_CLE)
68 #define NAND_CTRL_ALE		(NAND_NCE | NAND_ALE)
69 #define NAND_CTRL_CHANGE	0x80
70 
71 /*
72  * Standard NAND flash commands
73  */
74 #define NAND_CMD_READ0		0
75 #define NAND_CMD_READ1		1
76 #define NAND_CMD_RNDOUT		5
77 #define NAND_CMD_PAGEPROG	0x10
78 #define NAND_CMD_READOOB	0x50
79 #define NAND_CMD_ERASE1		0x60
80 #define NAND_CMD_STATUS		0x70
81 #define NAND_CMD_SEQIN		0x80
82 #define NAND_CMD_RNDIN		0x85
83 #define NAND_CMD_READID		0x90
84 #define NAND_CMD_ERASE2		0xd0
85 #define NAND_CMD_PARAM		0xec
86 #define NAND_CMD_GET_FEATURES	0xee
87 #define NAND_CMD_SET_FEATURES	0xef
88 #define NAND_CMD_RESET		0xff
89 
90 #define NAND_CMD_LOCK		0x2a
91 #define NAND_CMD_UNLOCK1	0x23
92 #define NAND_CMD_UNLOCK2	0x24
93 
94 /* Extended commands for large page devices */
95 #define NAND_CMD_READSTART	0x30
96 #define NAND_CMD_RNDOUTSTART	0xE0
97 #define NAND_CMD_CACHEDPROG	0x15
98 
99 /* Extended commands for AG-AND device */
100 /*
101  * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
102  *       there is no way to distinguish that from NAND_CMD_READ0
103  *       until the remaining sequence of commands has been completed
104  *       so add a high order bit and mask it off in the command.
105  */
106 #define NAND_CMD_DEPLETE1	0x100
107 #define NAND_CMD_DEPLETE2	0x38
108 #define NAND_CMD_STATUS_MULTI	0x71
109 #define NAND_CMD_STATUS_ERROR	0x72
110 /* multi-bank error status (banks 0-3) */
111 #define NAND_CMD_STATUS_ERROR0	0x73
112 #define NAND_CMD_STATUS_ERROR1	0x74
113 #define NAND_CMD_STATUS_ERROR2	0x75
114 #define NAND_CMD_STATUS_ERROR3	0x76
115 #define NAND_CMD_STATUS_RESET	0x7f
116 #define NAND_CMD_STATUS_CLEAR	0xff
117 
118 #define NAND_CMD_NONE		-1
119 
120 /* Status bits */
121 #define NAND_STATUS_FAIL	0x01
122 #define NAND_STATUS_FAIL_N1	0x02
123 #define NAND_STATUS_TRUE_READY	0x20
124 #define NAND_STATUS_READY	0x40
125 #define NAND_STATUS_WP		0x80
126 
127 /*
128  * Constants for ECC_MODES
129  */
130 typedef enum {
131 	NAND_ECC_NONE,
132 	NAND_ECC_SOFT,
133 	NAND_ECC_HW,
134 	NAND_ECC_HW_SYNDROME,
135 	NAND_ECC_HW_OOB_FIRST,
136 	NAND_ECC_SOFT_BCH,
137 } nand_ecc_modes_t;
138 
139 /*
140  * Constants for Hardware ECC
141  */
142 /* Reset Hardware ECC for read */
143 #define NAND_ECC_READ		0
144 /* Reset Hardware ECC for write */
145 #define NAND_ECC_WRITE		1
146 /* Enable Hardware ECC before syndrome is read back from flash */
147 #define NAND_ECC_READSYN	2
148 
149 /*
150  * Enable generic NAND 'page erased' check. This check is only done when
151  * ecc.correct() returns -EBADMSG.
152  * Set this flag if your implementation does not fix bitflips in erased
153  * pages and you want to rely on the default implementation.
154  */
155 #define NAND_ECC_GENERIC_ERASED_CHECK	BIT(0)
156 
157 /* Bit mask for flags passed to do_nand_read_ecc */
158 #define NAND_GET_DEVICE		0x80
159 
160 
161 /*
162  * Option constants for bizarre disfunctionality and real
163  * features.
164  */
165 /* Buswidth is 16 bit */
166 #define NAND_BUSWIDTH_16	0x00000002
167 /* Device supports partial programming without padding */
168 #define NAND_NO_PADDING		0x00000004
169 /* Chip has cache program function */
170 #define NAND_CACHEPRG		0x00000008
171 /* Chip has copy back function */
172 #define NAND_COPYBACK		0x00000010
173 /*
174  * Chip requires ready check on read (for auto-incremented sequential read).
175  * True only for small page devices; large page devices do not support
176  * autoincrement.
177  */
178 #define NAND_NEED_READRDY	0x00000100
179 
180 /* Chip does not allow subpage writes */
181 #define NAND_NO_SUBPAGE_WRITE	0x00000200
182 
183 /* Device is one of 'new' xD cards that expose fake nand command set */
184 #define NAND_BROKEN_XD		0x00000400
185 
186 /* Device behaves just like nand, but is readonly */
187 #define NAND_ROM		0x00000800
188 
189 /* Device supports subpage reads */
190 #define NAND_SUBPAGE_READ	0x00001000
191 
192 /*
193  * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
194  * patterns.
195  */
196 #define NAND_NEED_SCRAMBLING	0x00002000
197 
198 /* Options valid for Samsung large page devices */
199 #define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
200 
201 /* Macros to identify the above */
202 #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
203 #define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
204 
205 /* Non chip related options */
206 /* This option skips the bbt scan during initialization. */
207 #define NAND_SKIP_BBTSCAN	0x00010000
208 /*
209  * This option is defined if the board driver allocates its own buffers
210  * (e.g. because it needs them DMA-coherent).
211  */
212 #define NAND_OWN_BUFFERS	0x00020000
213 /* Chip may not exist, so silence any errors in scan */
214 #define NAND_SCAN_SILENT_NODEV	0x00040000
215 /*
216  * Autodetect nand buswidth with readid/onfi.
217  * This suppose the driver will configure the hardware in 8 bits mode
218  * when calling nand_scan_ident, and update its configuration
219  * before calling nand_scan_tail.
220  */
221 #define NAND_BUSWIDTH_AUTO      0x00080000
222 /*
223  * This option could be defined by controller drivers to protect against
224  * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
225  */
226 #define NAND_USE_BOUNCE_BUFFER	0x00100000
227 
228 /* Options set by nand scan */
229 /* bbt has already been read */
230 #define NAND_BBT_SCANNED	0x40000000
231 /* Nand scan has allocated controller struct */
232 #define NAND_CONTROLLER_ALLOC	0x80000000
233 
234 /* Cell info constants */
235 #define NAND_CI_CHIPNR_MSK	0x03
236 #define NAND_CI_CELLTYPE_MSK	0x0C
237 #define NAND_CI_CELLTYPE_SHIFT	2
238 
239 /* Keep gcc happy */
240 struct nand_chip;
241 
242 /* ONFI features */
243 #define ONFI_FEATURE_16_BIT_BUS		(1 << 0)
244 #define ONFI_FEATURE_EXT_PARAM_PAGE	(1 << 7)
245 
246 /* ONFI timing mode, used in both asynchronous and synchronous mode */
247 #define ONFI_TIMING_MODE_0		(1 << 0)
248 #define ONFI_TIMING_MODE_1		(1 << 1)
249 #define ONFI_TIMING_MODE_2		(1 << 2)
250 #define ONFI_TIMING_MODE_3		(1 << 3)
251 #define ONFI_TIMING_MODE_4		(1 << 4)
252 #define ONFI_TIMING_MODE_5		(1 << 5)
253 #define ONFI_TIMING_MODE_UNKNOWN	(1 << 6)
254 
255 /* ONFI feature address */
256 #define ONFI_FEATURE_ADDR_TIMING_MODE	0x1
257 
258 /* Vendor-specific feature address (Micron) */
259 #define ONFI_FEATURE_ADDR_READ_RETRY	0x89
260 
261 /* ONFI subfeature parameters length */
262 #define ONFI_SUBFEATURE_PARAM_LEN	4
263 
264 /* ONFI optional commands SET/GET FEATURES supported? */
265 #define ONFI_OPT_CMD_SET_GET_FEATURES	(1 << 2)
266 
267 struct nand_onfi_params {
268 	/* rev info and features block */
269 	/* 'O' 'N' 'F' 'I'  */
270 	u8 sig[4];
271 	__le16 revision;
272 	__le16 features;
273 	__le16 opt_cmd;
274 	u8 reserved0[2];
275 	__le16 ext_param_page_length; /* since ONFI 2.1 */
276 	u8 num_of_param_pages;        /* since ONFI 2.1 */
277 	u8 reserved1[17];
278 
279 	/* manufacturer information block */
280 	char manufacturer[12];
281 	char model[20];
282 	u8 jedec_id;
283 	__le16 date_code;
284 	u8 reserved2[13];
285 
286 	/* memory organization block */
287 	__le32 byte_per_page;
288 	__le16 spare_bytes_per_page;
289 	__le32 data_bytes_per_ppage;
290 	__le16 spare_bytes_per_ppage;
291 	__le32 pages_per_block;
292 	__le32 blocks_per_lun;
293 	u8 lun_count;
294 	u8 addr_cycles;
295 	u8 bits_per_cell;
296 	__le16 bb_per_lun;
297 	__le16 block_endurance;
298 	u8 guaranteed_good_blocks;
299 	__le16 guaranteed_block_endurance;
300 	u8 programs_per_page;
301 	u8 ppage_attr;
302 	u8 ecc_bits;
303 	u8 interleaved_bits;
304 	u8 interleaved_ops;
305 	u8 reserved3[13];
306 
307 	/* electrical parameter block */
308 	u8 io_pin_capacitance_max;
309 	__le16 async_timing_mode;
310 	__le16 program_cache_timing_mode;
311 	__le16 t_prog;
312 	__le16 t_bers;
313 	__le16 t_r;
314 	__le16 t_ccs;
315 	__le16 src_sync_timing_mode;
316 	u8 src_ssync_features;
317 	__le16 clk_pin_capacitance_typ;
318 	__le16 io_pin_capacitance_typ;
319 	__le16 input_pin_capacitance_typ;
320 	u8 input_pin_capacitance_max;
321 	u8 driver_strength_support;
322 	__le16 t_int_r;
323 	__le16 t_adl;
324 	u8 reserved4[8];
325 
326 	/* vendor */
327 	__le16 vendor_revision;
328 	u8 vendor[88];
329 
330 	__le16 crc;
331 } __packed;
332 
333 #define ONFI_CRC_BASE	0x4F4E
334 
335 /* Extended ECC information Block Definition (since ONFI 2.1) */
336 struct onfi_ext_ecc_info {
337 	u8 ecc_bits;
338 	u8 codeword_size;
339 	__le16 bb_per_lun;
340 	__le16 block_endurance;
341 	u8 reserved[2];
342 } __packed;
343 
344 #define ONFI_SECTION_TYPE_0	0	/* Unused section. */
345 #define ONFI_SECTION_TYPE_1	1	/* for additional sections. */
346 #define ONFI_SECTION_TYPE_2	2	/* for ECC information. */
347 struct onfi_ext_section {
348 	u8 type;
349 	u8 length;
350 } __packed;
351 
352 #define ONFI_EXT_SECTION_MAX 8
353 
354 /* Extended Parameter Page Definition (since ONFI 2.1) */
355 struct onfi_ext_param_page {
356 	__le16 crc;
357 	u8 sig[4];             /* 'E' 'P' 'P' 'S' */
358 	u8 reserved0[10];
359 	struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
360 
361 	/*
362 	 * The actual size of the Extended Parameter Page is in
363 	 * @ext_param_page_length of nand_onfi_params{}.
364 	 * The following are the variable length sections.
365 	 * So we do not add any fields below. Please see the ONFI spec.
366 	 */
367 } __packed;
368 
369 struct nand_onfi_vendor_micron {
370 	u8 two_plane_read;
371 	u8 read_cache;
372 	u8 read_unique_id;
373 	u8 dq_imped;
374 	u8 dq_imped_num_settings;
375 	u8 dq_imped_feat_addr;
376 	u8 rb_pulldown_strength;
377 	u8 rb_pulldown_strength_feat_addr;
378 	u8 rb_pulldown_strength_num_settings;
379 	u8 otp_mode;
380 	u8 otp_page_start;
381 	u8 otp_data_prot_addr;
382 	u8 otp_num_pages;
383 	u8 otp_feat_addr;
384 	u8 read_retry_options;
385 	u8 reserved[72];
386 	u8 param_revision;
387 } __packed;
388 
389 struct jedec_ecc_info {
390 	u8 ecc_bits;
391 	u8 codeword_size;
392 	__le16 bb_per_lun;
393 	__le16 block_endurance;
394 	u8 reserved[2];
395 } __packed;
396 
397 /* JEDEC features */
398 #define JEDEC_FEATURE_16_BIT_BUS	(1 << 0)
399 
400 struct nand_jedec_params {
401 	/* rev info and features block */
402 	/* 'J' 'E' 'S' 'D'  */
403 	u8 sig[4];
404 	__le16 revision;
405 	__le16 features;
406 	u8 opt_cmd[3];
407 	__le16 sec_cmd;
408 	u8 num_of_param_pages;
409 	u8 reserved0[18];
410 
411 	/* manufacturer information block */
412 	char manufacturer[12];
413 	char model[20];
414 	u8 jedec_id[6];
415 	u8 reserved1[10];
416 
417 	/* memory organization block */
418 	__le32 byte_per_page;
419 	__le16 spare_bytes_per_page;
420 	u8 reserved2[6];
421 	__le32 pages_per_block;
422 	__le32 blocks_per_lun;
423 	u8 lun_count;
424 	u8 addr_cycles;
425 	u8 bits_per_cell;
426 	u8 programs_per_page;
427 	u8 multi_plane_addr;
428 	u8 multi_plane_op_attr;
429 	u8 reserved3[38];
430 
431 	/* electrical parameter block */
432 	__le16 async_sdr_speed_grade;
433 	__le16 toggle_ddr_speed_grade;
434 	__le16 sync_ddr_speed_grade;
435 	u8 async_sdr_features;
436 	u8 toggle_ddr_features;
437 	u8 sync_ddr_features;
438 	__le16 t_prog;
439 	__le16 t_bers;
440 	__le16 t_r;
441 	__le16 t_r_multi_plane;
442 	__le16 t_ccs;
443 	__le16 io_pin_capacitance_typ;
444 	__le16 input_pin_capacitance_typ;
445 	__le16 clk_pin_capacitance_typ;
446 	u8 driver_strength_support;
447 	__le16 t_adl;
448 	u8 reserved4[36];
449 
450 	/* ECC and endurance block */
451 	u8 guaranteed_good_blocks;
452 	__le16 guaranteed_block_endurance;
453 	struct jedec_ecc_info ecc_info[4];
454 	u8 reserved5[29];
455 
456 	/* reserved */
457 	u8 reserved6[148];
458 
459 	/* vendor */
460 	__le16 vendor_rev_num;
461 	u8 reserved7[88];
462 
463 	/* CRC for Parameter Page */
464 	__le16 crc;
465 } __packed;
466 
467 /**
468  * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
469  * @lock:               protection lock
470  * @active:		the mtd device which holds the controller currently
471  * @wq:			wait queue to sleep on if a NAND operation is in
472  *			progress used instead of the per chip wait queue
473  *			when a hw controller is available.
474  */
475 struct nand_hw_control {
476 	spinlock_t lock;
477 	struct nand_chip *active;
478 };
479 
480 /**
481  * struct nand_ecc_ctrl - Control structure for ECC
482  * @mode:	ECC mode
483  * @steps:	number of ECC steps per page
484  * @size:	data bytes per ECC step
485  * @bytes:	ECC bytes per step
486  * @strength:	max number of correctible bits per ECC step
487  * @total:	total number of ECC bytes per page
488  * @prepad:	padding information for syndrome based ECC generators
489  * @postpad:	padding information for syndrome based ECC generators
490  * @options:	ECC specific options (see NAND_ECC_XXX flags defined above)
491  * @layout:	ECC layout control struct pointer
492  * @priv:	pointer to private ECC control data
493  * @hwctl:	function to control hardware ECC generator. Must only
494  *		be provided if an hardware ECC is available
495  * @calculate:	function for ECC calculation or readback from ECC hardware
496  * @correct:	function for ECC correction, matching to ECC generator (sw/hw).
497  *		Should return a positive number representing the number of
498  *		corrected bitflips, -EBADMSG if the number of bitflips exceed
499  *		ECC strength, or any other error code if the error is not
500  *		directly related to correction.
501  *		If -EBADMSG is returned the input buffers should be left
502  *		untouched.
503  * @read_page_raw:	function to read a raw page without ECC. This function
504  *			should hide the specific layout used by the ECC
505  *			controller and always return contiguous in-band and
506  *			out-of-band data even if they're not stored
507  *			contiguously on the NAND chip (e.g.
508  *			NAND_ECC_HW_SYNDROME interleaves in-band and
509  *			out-of-band data).
510  * @write_page_raw:	function to write a raw page without ECC. This function
511  *			should hide the specific layout used by the ECC
512  *			controller and consider the passed data as contiguous
513  *			in-band and out-of-band data. ECC controller is
514  *			responsible for doing the appropriate transformations
515  *			to adapt to its specific layout (e.g.
516  *			NAND_ECC_HW_SYNDROME interleaves in-band and
517  *			out-of-band data).
518  * @read_page:	function to read a page according to the ECC generator
519  *		requirements; returns maximum number of bitflips corrected in
520  *		any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
521  * @read_subpage:	function to read parts of the page covered by ECC;
522  *			returns same as read_page()
523  * @write_subpage:	function to write parts of the page covered by ECC.
524  * @write_page:	function to write a page according to the ECC generator
525  *		requirements.
526  * @write_oob_raw:	function to write chip OOB data without ECC
527  * @read_oob_raw:	function to read chip OOB data without ECC
528  * @read_oob:	function to read chip OOB data
529  * @write_oob:	function to write chip OOB data
530  */
531 struct nand_ecc_ctrl {
532 	nand_ecc_modes_t mode;
533 	int steps;
534 	int size;
535 	int bytes;
536 	int total;
537 	int strength;
538 	int prepad;
539 	int postpad;
540 	unsigned int options;
541 	struct nand_ecclayout	*layout;
542 	void *priv;
543 	void (*hwctl)(struct mtd_info *mtd, int mode);
544 	int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
545 			uint8_t *ecc_code);
546 	int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
547 			uint8_t *calc_ecc);
548 	int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
549 			uint8_t *buf, int oob_required, int page);
550 	int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
551 			const uint8_t *buf, int oob_required, int page);
552 	int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
553 			uint8_t *buf, int oob_required, int page);
554 	int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
555 			uint32_t offs, uint32_t len, uint8_t *buf, int page);
556 	int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
557 			uint32_t offset, uint32_t data_len,
558 			const uint8_t *data_buf, int oob_required, int page);
559 	int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
560 			const uint8_t *buf, int oob_required, int page);
561 	int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
562 			int page);
563 	int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
564 			int page);
565 	int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
566 	int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
567 			int page);
568 };
569 
570 /**
571  * struct nand_buffers - buffer structure for read/write
572  * @ecccalc:	buffer pointer for calculated ECC, size is oobsize.
573  * @ecccode:	buffer pointer for ECC read from flash, size is oobsize.
574  * @databuf:	buffer pointer for data, size is (page size + oobsize).
575  *
576  * Do not change the order of buffers. databuf and oobrbuf must be in
577  * consecutive order.
578  */
579 struct nand_buffers {
580 	uint8_t	ecccalc[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
581 	uint8_t	ecccode[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
582 	uint8_t databuf[ALIGN(NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE,
583 			      ARCH_DMA_MINALIGN)];
584 };
585 
586 /**
587  * struct nand_chip - NAND Private Flash Chip Data
588  * @mtd:		MTD device registered to the MTD framework
589  * @IO_ADDR_R:		[BOARDSPECIFIC] address to read the 8 I/O lines of the
590  *			flash device
591  * @IO_ADDR_W:		[BOARDSPECIFIC] address to write the 8 I/O lines of the
592  *			flash device.
593  * @read_byte:		[REPLACEABLE] read one byte from the chip
594  * @read_word:		[REPLACEABLE] read one word from the chip
595  * @write_byte:		[REPLACEABLE] write a single byte to the chip on the
596  *			low 8 I/O lines
597  * @write_buf:		[REPLACEABLE] write data from the buffer to the chip
598  * @read_buf:		[REPLACEABLE] read data from the chip into the buffer
599  * @select_chip:	[REPLACEABLE] select chip nr
600  * @block_bad:		[REPLACEABLE] check if a block is bad, using OOB markers
601  * @block_markbad:	[REPLACEABLE] mark a block bad
602  * @cmd_ctrl:		[BOARDSPECIFIC] hardwarespecific function for controlling
603  *			ALE/CLE/nCE. Also used to write command and address
604  * @dev_ready:		[BOARDSPECIFIC] hardwarespecific function for accessing
605  *			device ready/busy line. If set to NULL no access to
606  *			ready/busy is available and the ready/busy information
607  *			is read from the chip status register.
608  * @cmdfunc:		[REPLACEABLE] hardwarespecific function for writing
609  *			commands to the chip.
610  * @waitfunc:		[REPLACEABLE] hardwarespecific function for wait on
611  *			ready.
612  * @setup_read_retry:	[FLASHSPECIFIC] flash (vendor) specific function for
613  *			setting the read-retry mode. Mostly needed for MLC NAND.
614  * @ecc:		[BOARDSPECIFIC] ECC control structure
615  * @buffers:		buffer structure for read/write
616  * @hwcontrol:		platform-specific hardware control structure
617  * @erase:		[REPLACEABLE] erase function
618  * @scan_bbt:		[REPLACEABLE] function to scan bad block table
619  * @chip_delay:		[BOARDSPECIFIC] chip dependent delay for transferring
620  *			data from array to read regs (tR).
621  * @state:		[INTERN] the current state of the NAND device
622  * @oob_poi:		"poison value buffer," used for laying out OOB data
623  *			before writing
624  * @page_shift:		[INTERN] number of address bits in a page (column
625  *			address bits).
626  * @phys_erase_shift:	[INTERN] number of address bits in a physical eraseblock
627  * @bbt_erase_shift:	[INTERN] number of address bits in a bbt entry
628  * @chip_shift:		[INTERN] number of address bits in one chip
629  * @options:		[BOARDSPECIFIC] various chip options. They can partly
630  *			be set to inform nand_scan about special functionality.
631  *			See the defines for further explanation.
632  * @bbt_options:	[INTERN] bad block specific options. All options used
633  *			here must come from bbm.h. By default, these options
634  *			will be copied to the appropriate nand_bbt_descr's.
635  * @badblockpos:	[INTERN] position of the bad block marker in the oob
636  *			area.
637  * @badblockbits:	[INTERN] minimum number of set bits in a good block's
638  *			bad block marker position; i.e., BBM == 11110111b is
639  *			not bad when badblockbits == 7
640  * @bits_per_cell:	[INTERN] number of bits per cell. i.e., 1 means SLC.
641  * @ecc_strength_ds:	[INTERN] ECC correctability from the datasheet.
642  *			Minimum amount of bit errors per @ecc_step_ds guaranteed
643  *			to be correctable. If unknown, set to zero.
644  * @ecc_step_ds:	[INTERN] ECC step required by the @ecc_strength_ds,
645  *                      also from the datasheet. It is the recommended ECC step
646  *			size, if known; if unknown, set to zero.
647  * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
648  *			      either deduced from the datasheet if the NAND
649  *			      chip is not ONFI compliant or set to 0 if it is
650  *			      (an ONFI chip is always configured in mode 0
651  *			      after a NAND reset)
652  * @numchips:		[INTERN] number of physical chips
653  * @chipsize:		[INTERN] the size of one chip for multichip arrays
654  * @pagemask:		[INTERN] page number mask = number of (pages / chip) - 1
655  * @pagebuf:		[INTERN] holds the pagenumber which is currently in
656  *			data_buf.
657  * @pagebuf_bitflips:	[INTERN] holds the bitflip count for the page which is
658  *			currently in data_buf.
659  * @subpagesize:	[INTERN] holds the subpagesize
660  * @onfi_version:	[INTERN] holds the chip ONFI version (BCD encoded),
661  *			non 0 if ONFI supported.
662  * @jedec_version:	[INTERN] holds the chip JEDEC version (BCD encoded),
663  *			non 0 if JEDEC supported.
664  * @onfi_params:	[INTERN] holds the ONFI page parameter when ONFI is
665  *			supported, 0 otherwise.
666  * @jedec_params:	[INTERN] holds the JEDEC parameter page when JEDEC is
667  *			supported, 0 otherwise.
668  * @read_retries:	[INTERN] the number of read retry modes supported
669  * @onfi_set_features:	[REPLACEABLE] set the features for ONFI nand
670  * @onfi_get_features:	[REPLACEABLE] get the features for ONFI nand
671  * @bbt:		[INTERN] bad block table pointer
672  * @bbt_td:		[REPLACEABLE] bad block table descriptor for flash
673  *			lookup.
674  * @bbt_md:		[REPLACEABLE] bad block table mirror descriptor
675  * @badblock_pattern:	[REPLACEABLE] bad block scan pattern used for initial
676  *			bad block scan.
677  * @controller:		[REPLACEABLE] a pointer to a hardware controller
678  *			structure which is shared among multiple independent
679  *			devices.
680  * @priv:		[OPTIONAL] pointer to private chip data
681  * @errstat:		[OPTIONAL] hardware specific function to perform
682  *			additional error status checks (determine if errors are
683  *			correctable).
684  * @write_page:		[REPLACEABLE] High-level page write function
685  */
686 
687 struct nand_chip {
688 	struct mtd_info mtd;
689 	void __iomem *IO_ADDR_R;
690 	void __iomem *IO_ADDR_W;
691 
692 	uint8_t (*read_byte)(struct mtd_info *mtd);
693 	u16 (*read_word)(struct mtd_info *mtd);
694 	void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
695 	void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
696 	void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
697 	void (*select_chip)(struct mtd_info *mtd, int chip);
698 	int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
699 	int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
700 	void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
701 	int (*dev_ready)(struct mtd_info *mtd);
702 	void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
703 			int page_addr);
704 	int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
705 	int (*erase)(struct mtd_info *mtd, int page);
706 	int (*scan_bbt)(struct mtd_info *mtd);
707 	int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
708 			int status, int page);
709 	int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
710 			uint32_t offset, int data_len, const uint8_t *buf,
711 			int oob_required, int page, int cached, int raw);
712 	int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
713 			int feature_addr, uint8_t *subfeature_para);
714 	int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
715 			int feature_addr, uint8_t *subfeature_para);
716 	int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
717 
718 	int chip_delay;
719 	unsigned int options;
720 	unsigned int bbt_options;
721 
722 	int page_shift;
723 	int phys_erase_shift;
724 	int bbt_erase_shift;
725 	int chip_shift;
726 	int numchips;
727 	uint64_t chipsize;
728 	int pagemask;
729 	int pagebuf;
730 	unsigned int pagebuf_bitflips;
731 	int subpagesize;
732 	uint8_t bits_per_cell;
733 	uint16_t ecc_strength_ds;
734 	uint16_t ecc_step_ds;
735 	int onfi_timing_mode_default;
736 	int badblockpos;
737 	int badblockbits;
738 
739 	int onfi_version;
740 	int jedec_version;
741 #ifdef CONFIG_SYS_NAND_ONFI_DETECTION
742 	struct nand_onfi_params	onfi_params;
743 #endif
744 	struct nand_jedec_params jedec_params;
745 
746 	int read_retries;
747 
748 	flstate_t state;
749 
750 	uint8_t *oob_poi;
751 	struct nand_hw_control *controller;
752 	struct nand_ecclayout *ecclayout;
753 
754 	struct nand_ecc_ctrl ecc;
755 	struct nand_buffers *buffers;
756 	struct nand_hw_control hwcontrol;
757 
758 	uint8_t *bbt;
759 	struct nand_bbt_descr *bbt_td;
760 	struct nand_bbt_descr *bbt_md;
761 
762 	struct nand_bbt_descr *badblock_pattern;
763 
764 	void *priv;
765 };
766 
767 static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
768 {
769 	return container_of(mtd, struct nand_chip, mtd);
770 }
771 
772 static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
773 {
774 	return &chip->mtd;
775 }
776 
777 static inline void *nand_get_controller_data(struct nand_chip *chip)
778 {
779 	return chip->priv;
780 }
781 
782 static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
783 {
784 	chip->priv = priv;
785 }
786 
787 /*
788  * NAND Flash Manufacturer ID Codes
789  */
790 #define NAND_MFR_TOSHIBA	0x98
791 #define NAND_MFR_SAMSUNG	0xec
792 #define NAND_MFR_FUJITSU	0x04
793 #define NAND_MFR_NATIONAL	0x8f
794 #define NAND_MFR_RENESAS	0x07
795 #define NAND_MFR_STMICRO	0x20
796 #define NAND_MFR_HYNIX		0xad
797 #define NAND_MFR_MICRON		0x2c
798 #define NAND_MFR_AMD		0x01
799 #define NAND_MFR_MACRONIX	0xc2
800 #define NAND_MFR_EON		0x92
801 #define NAND_MFR_SANDISK	0x45
802 #define NAND_MFR_INTEL		0x89
803 #define NAND_MFR_ATO		0x9b
804 
805 /* The maximum expected count of bytes in the NAND ID sequence */
806 #define NAND_MAX_ID_LEN 8
807 
808 /*
809  * A helper for defining older NAND chips where the second ID byte fully
810  * defined the chip, including the geometry (chip size, eraseblock size, page
811  * size). All these chips have 512 bytes NAND page size.
812  */
813 #define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts)          \
814 	{ .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
815 	  .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
816 
817 /*
818  * A helper for defining newer chips which report their page size and
819  * eraseblock size via the extended ID bytes.
820  *
821  * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
822  * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
823  * device ID now only represented a particular total chip size (and voltage,
824  * buswidth), and the page size, eraseblock size, and OOB size could vary while
825  * using the same device ID.
826  */
827 #define EXTENDED_ID_NAND(nm, devid, chipsz, opts)                      \
828 	{ .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
829 	  .options = (opts) }
830 
831 #define NAND_ECC_INFO(_strength, _step)	\
832 			{ .strength_ds = (_strength), .step_ds = (_step) }
833 #define NAND_ECC_STRENGTH(type)		((type)->ecc.strength_ds)
834 #define NAND_ECC_STEP(type)		((type)->ecc.step_ds)
835 
836 /**
837  * struct nand_flash_dev - NAND Flash Device ID Structure
838  * @name: a human-readable name of the NAND chip
839  * @dev_id: the device ID (the second byte of the full chip ID array)
840  * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
841  *          memory address as @id[0])
842  * @dev_id: device ID part of the full chip ID array (refers the same memory
843  *          address as @id[1])
844  * @id: full device ID array
845  * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
846  *            well as the eraseblock size) is determined from the extended NAND
847  *            chip ID array)
848  * @chipsize: total chip size in MiB
849  * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
850  * @options: stores various chip bit options
851  * @id_len: The valid length of the @id.
852  * @oobsize: OOB size
853  * @ecc: ECC correctability and step information from the datasheet.
854  * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
855  *                   @ecc_strength_ds in nand_chip{}.
856  * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
857  *               @ecc_step_ds in nand_chip{}, also from the datasheet.
858  *               For example, the "4bit ECC for each 512Byte" can be set with
859  *               NAND_ECC_INFO(4, 512).
860  * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
861  *			      reset. Should be deduced from timings described
862  *			      in the datasheet.
863  *
864  */
865 struct nand_flash_dev {
866 	char *name;
867 	union {
868 		struct {
869 			uint8_t mfr_id;
870 			uint8_t dev_id;
871 		};
872 		uint8_t id[NAND_MAX_ID_LEN];
873 	};
874 	unsigned int pagesize;
875 	unsigned int chipsize;
876 	unsigned int erasesize;
877 	unsigned int options;
878 	uint16_t id_len;
879 	uint16_t oobsize;
880 	struct {
881 		uint16_t strength_ds;
882 		uint16_t step_ds;
883 	} ecc;
884 	int onfi_timing_mode_default;
885 };
886 
887 /**
888  * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
889  * @name:	Manufacturer name
890  * @id:		manufacturer ID code of device.
891 */
892 struct nand_manufacturers {
893 	int id;
894 	char *name;
895 };
896 
897 extern struct nand_flash_dev nand_flash_ids[];
898 extern struct nand_manufacturers nand_manuf_ids[];
899 
900 extern int nand_default_bbt(struct mtd_info *mtd);
901 extern int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
902 extern int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
903 extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
904 extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
905 			   int allowbbt);
906 extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
907 			size_t *retlen, uint8_t *buf);
908 
909 /*
910 * Constants for oob configuration
911 */
912 #define NAND_SMALL_BADBLOCK_POS		5
913 #define NAND_LARGE_BADBLOCK_POS		0
914 
915 /**
916  * struct platform_nand_chip - chip level device structure
917  * @nr_chips:		max. number of chips to scan for
918  * @chip_offset:	chip number offset
919  * @nr_partitions:	number of partitions pointed to by partitions (or zero)
920  * @partitions:		mtd partition list
921  * @chip_delay:		R/B delay value in us
922  * @options:		Option flags, e.g. 16bit buswidth
923  * @bbt_options:	BBT option flags, e.g. NAND_BBT_USE_FLASH
924  * @part_probe_types:	NULL-terminated array of probe types
925  */
926 struct platform_nand_chip {
927 	int nr_chips;
928 	int chip_offset;
929 	int nr_partitions;
930 	struct mtd_partition *partitions;
931 	int chip_delay;
932 	unsigned int options;
933 	unsigned int bbt_options;
934 	const char **part_probe_types;
935 };
936 
937 /* Keep gcc happy */
938 struct platform_device;
939 
940 /**
941  * struct platform_nand_ctrl - controller level device structure
942  * @probe:		platform specific function to probe/setup hardware
943  * @remove:		platform specific function to remove/teardown hardware
944  * @hwcontrol:		platform specific hardware control structure
945  * @dev_ready:		platform specific function to read ready/busy pin
946  * @select_chip:	platform specific chip select function
947  * @cmd_ctrl:		platform specific function for controlling
948  *			ALE/CLE/nCE. Also used to write command and address
949  * @write_buf:		platform specific function for write buffer
950  * @read_buf:		platform specific function for read buffer
951  * @read_byte:		platform specific function to read one byte from chip
952  * @priv:		private data to transport driver specific settings
953  *
954  * All fields are optional and depend on the hardware driver requirements
955  */
956 struct platform_nand_ctrl {
957 	int (*probe)(struct platform_device *pdev);
958 	void (*remove)(struct platform_device *pdev);
959 	void (*hwcontrol)(struct mtd_info *mtd, int cmd);
960 	int (*dev_ready)(struct mtd_info *mtd);
961 	void (*select_chip)(struct mtd_info *mtd, int chip);
962 	void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
963 	void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
964 	void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
965 	unsigned char (*read_byte)(struct mtd_info *mtd);
966 	void *priv;
967 };
968 
969 /**
970  * struct platform_nand_data - container structure for platform-specific data
971  * @chip:		chip level chip structure
972  * @ctrl:		controller level device structure
973  */
974 struct platform_nand_data {
975 	struct platform_nand_chip chip;
976 	struct platform_nand_ctrl ctrl;
977 };
978 
979 #ifdef CONFIG_SYS_NAND_ONFI_DETECTION
980 /* return the supported features. */
981 static inline int onfi_feature(struct nand_chip *chip)
982 {
983 	return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
984 }
985 
986 /* return the supported asynchronous timing mode. */
987 static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
988 {
989 	if (!chip->onfi_version)
990 		return ONFI_TIMING_MODE_UNKNOWN;
991 	return le16_to_cpu(chip->onfi_params.async_timing_mode);
992 }
993 
994 /* return the supported synchronous timing mode. */
995 static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
996 {
997 	if (!chip->onfi_version)
998 		return ONFI_TIMING_MODE_UNKNOWN;
999 	return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
1000 }
1001 #endif
1002 
1003 /*
1004  * Check if it is a SLC nand.
1005  * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
1006  * We do not distinguish the MLC and TLC now.
1007  */
1008 static inline bool nand_is_slc(struct nand_chip *chip)
1009 {
1010 	return chip->bits_per_cell == 1;
1011 }
1012 
1013 /**
1014  * Check if the opcode's address should be sent only on the lower 8 bits
1015  * @command: opcode to check
1016  */
1017 static inline int nand_opcode_8bits(unsigned int command)
1018 {
1019 	switch (command) {
1020 	case NAND_CMD_READID:
1021 	case NAND_CMD_PARAM:
1022 	case NAND_CMD_GET_FEATURES:
1023 	case NAND_CMD_SET_FEATURES:
1024 		return 1;
1025 	default:
1026 		break;
1027 	}
1028 	return 0;
1029 }
1030 
1031 /* return the supported JEDEC features. */
1032 static inline int jedec_feature(struct nand_chip *chip)
1033 {
1034 	return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
1035 		: 0;
1036 }
1037 
1038 /* Standard NAND functions from nand_base.c */
1039 void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len);
1040 void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len);
1041 void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len);
1042 void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len);
1043 uint8_t nand_read_byte(struct mtd_info *mtd);
1044 
1045 /*
1046  * struct nand_sdr_timings - SDR NAND chip timings
1047  *
1048  * This struct defines the timing requirements of a SDR NAND chip.
1049  * These informations can be found in every NAND datasheets and the timings
1050  * meaning are described in the ONFI specifications:
1051  * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
1052  * Parameters)
1053  *
1054  * All these timings are expressed in picoseconds.
1055  */
1056 
1057 struct nand_sdr_timings {
1058 	u32 tALH_min;
1059 	u32 tADL_min;
1060 	u32 tALS_min;
1061 	u32 tAR_min;
1062 	u32 tCEA_max;
1063 	u32 tCEH_min;
1064 	u32 tCH_min;
1065 	u32 tCHZ_max;
1066 	u32 tCLH_min;
1067 	u32 tCLR_min;
1068 	u32 tCLS_min;
1069 	u32 tCOH_min;
1070 	u32 tCS_min;
1071 	u32 tDH_min;
1072 	u32 tDS_min;
1073 	u32 tFEAT_max;
1074 	u32 tIR_min;
1075 	u32 tITC_max;
1076 	u32 tRC_min;
1077 	u32 tREA_max;
1078 	u32 tREH_min;
1079 	u32 tRHOH_min;
1080 	u32 tRHW_min;
1081 	u32 tRHZ_max;
1082 	u32 tRLOH_min;
1083 	u32 tRP_min;
1084 	u32 tRR_min;
1085 	u64 tRST_max;
1086 	u32 tWB_max;
1087 	u32 tWC_min;
1088 	u32 tWH_min;
1089 	u32 tWHR_min;
1090 	u32 tWP_min;
1091 	u32 tWW_min;
1092 };
1093 
1094 /* get timing characteristics from ONFI timing mode. */
1095 const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
1096 
1097 int nand_check_erased_ecc_chunk(void *data, int datalen,
1098 				void *ecc, int ecclen,
1099 				void *extraoob, int extraooblen,
1100 				int threshold);
1101 #endif /* __LINUX_MTD_NAND_H */
1102