xref: /openbmc/u-boot/include/fsl_ddr.h (revision 03e664d8)
15614e71bSYork Sun /*
234e026f9SYork Sun  * Copyright 2008-2014 Freescale Semiconductor, Inc.
35614e71bSYork Sun  *
45614e71bSYork Sun  * This program is free software; you can redistribute it and/or
55614e71bSYork Sun  * modify it under the terms of the GNU General Public License
65614e71bSYork Sun  * Version 2 as published by the Free Software Foundation.
75614e71bSYork Sun  */
85614e71bSYork Sun 
95614e71bSYork Sun #ifndef FSL_DDR_MAIN_H
105614e71bSYork Sun #define FSL_DDR_MAIN_H
115614e71bSYork Sun 
1234e026f9SYork Sun #include <fsl_ddrc_version.h>
135614e71bSYork Sun #include <fsl_ddr_sdram.h>
145614e71bSYork Sun #include <fsl_ddr_dimm_params.h>
155614e71bSYork Sun 
165614e71bSYork Sun #include <common_timing_params.h>
175614e71bSYork Sun 
181d71efbbSYork Sun #ifndef CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS
191d71efbbSYork Sun /* All controllers are for main memory */
201d71efbbSYork Sun #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS	CONFIG_NUM_DDR_CONTROLLERS
211d71efbbSYork Sun #endif
221d71efbbSYork Sun 
234e5b1bd0SYork Sun #ifdef CONFIG_SYS_FSL_DDR_LE
244e5b1bd0SYork Sun #define ddr_in32(a)	in_le32(a)
254e5b1bd0SYork Sun #define ddr_out32(a, v)	out_le32(a, v)
26dda3b610SYork Sun #define ddr_setbits32(a, v)	setbits_le32(a, v)
27dda3b610SYork Sun #define ddr_clrbits32(a, v)	clrbits_le32(a, v)
28dda3b610SYork Sun #define ddr_clrsetbits32(a, clear, set)	clrsetbits_le32(a, clear, set)
294e5b1bd0SYork Sun #else
304e5b1bd0SYork Sun #define ddr_in32(a)	in_be32(a)
314e5b1bd0SYork Sun #define ddr_out32(a, v)	out_be32(a, v)
32dda3b610SYork Sun #define ddr_setbits32(a, v)	setbits_be32(a, v)
33dda3b610SYork Sun #define ddr_clrbits32(a, v)	clrbits_be32(a, v)
34dda3b610SYork Sun #define ddr_clrsetbits32(a, clear, set)	clrsetbits_be32(a, clear, set)
354e5b1bd0SYork Sun #endif
364e5b1bd0SYork Sun 
3734e026f9SYork Sun #define _DDR_ADDR CONFIG_SYS_FSL_DDR_ADDR
3834e026f9SYork Sun 
3934e026f9SYork Sun u32 fsl_ddr_get_version(void);
4034e026f9SYork Sun 
415614e71bSYork Sun #if defined(CONFIG_DDR_SPD) || defined(CONFIG_SPD_EEPROM)
425614e71bSYork Sun /*
435614e71bSYork Sun  * Bind the main DDR setup driver's generic names
445614e71bSYork Sun  * to this specific DDR technology.
455614e71bSYork Sun  */
465614e71bSYork Sun static __inline__ int
47*03e664d8SYork Sun compute_dimm_parameters(const unsigned int ctrl_num,
48*03e664d8SYork Sun 			const generic_spd_eeprom_t *spd,
495614e71bSYork Sun 			dimm_params_t *pdimm,
505614e71bSYork Sun 			unsigned int dimm_number)
515614e71bSYork Sun {
52*03e664d8SYork Sun 	return ddr_compute_dimm_parameters(ctrl_num, spd, pdimm, dimm_number);
535614e71bSYork Sun }
545614e71bSYork Sun #endif
555614e71bSYork Sun 
565614e71bSYork Sun /*
575614e71bSYork Sun  * Data Structures
585614e71bSYork Sun  *
595614e71bSYork Sun  * All data structures have to be on the stack
605614e71bSYork Sun  */
615614e71bSYork Sun #define CONFIG_SYS_NUM_DDR_CTLRS CONFIG_NUM_DDR_CONTROLLERS
625614e71bSYork Sun #define CONFIG_SYS_DIMM_SLOTS_PER_CTLR CONFIG_DIMM_SLOTS_PER_CTLR
635614e71bSYork Sun 
645614e71bSYork Sun typedef struct {
655614e71bSYork Sun 	generic_spd_eeprom_t
665614e71bSYork Sun 	   spd_installed_dimms[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
675614e71bSYork Sun 	struct dimm_params_s
685614e71bSYork Sun 	   dimm_params[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
695614e71bSYork Sun 	memctl_options_t memctl_opts[CONFIG_SYS_NUM_DDR_CTLRS];
705614e71bSYork Sun 	common_timing_params_t common_timing_params[CONFIG_SYS_NUM_DDR_CTLRS];
715614e71bSYork Sun 	fsl_ddr_cfg_regs_t fsl_ddr_config_reg[CONFIG_SYS_NUM_DDR_CTLRS];
721d71efbbSYork Sun 	unsigned int first_ctrl;
731d71efbbSYork Sun 	unsigned int num_ctrls;
741d71efbbSYork Sun 	unsigned long long mem_base;
751d71efbbSYork Sun 	unsigned int dimm_slots_per_ctrl;
761d71efbbSYork Sun 	int (*board_need_mem_reset)(void);
771d71efbbSYork Sun 	void (*board_mem_reset)(void);
781d71efbbSYork Sun 	void (*board_mem_de_reset)(void);
795614e71bSYork Sun } fsl_ddr_info_t;
805614e71bSYork Sun 
815614e71bSYork Sun /* Compute steps */
825614e71bSYork Sun #define STEP_GET_SPD                 (1 << 0)
835614e71bSYork Sun #define STEP_COMPUTE_DIMM_PARMS      (1 << 1)
845614e71bSYork Sun #define STEP_COMPUTE_COMMON_PARMS    (1 << 2)
855614e71bSYork Sun #define STEP_GATHER_OPTS             (1 << 3)
865614e71bSYork Sun #define STEP_ASSIGN_ADDRESSES        (1 << 4)
875614e71bSYork Sun #define STEP_COMPUTE_REGS            (1 << 5)
885614e71bSYork Sun #define STEP_PROGRAM_REGS            (1 << 6)
895614e71bSYork Sun #define STEP_ALL                     0xFFF
905614e71bSYork Sun 
915614e71bSYork Sun unsigned long long
925614e71bSYork Sun fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step,
935614e71bSYork Sun 				       unsigned int size_only);
945614e71bSYork Sun const char *step_to_string(unsigned int step);
955614e71bSYork Sun 
96*03e664d8SYork Sun unsigned int compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
97*03e664d8SYork Sun 			       const memctl_options_t *popts,
985614e71bSYork Sun 			       fsl_ddr_cfg_regs_t *ddr,
995614e71bSYork Sun 			       const common_timing_params_t *common_dimm,
1005614e71bSYork Sun 			       const dimm_params_t *dimm_parameters,
1015614e71bSYork Sun 			       unsigned int dbw_capacity_adjust,
1025614e71bSYork Sun 			       unsigned int size_only);
1035614e71bSYork Sun unsigned int compute_lowest_common_dimm_parameters(
104*03e664d8SYork Sun 				const unsigned int ctrl_num,
1055614e71bSYork Sun 				const dimm_params_t *dimm_params,
1065614e71bSYork Sun 				common_timing_params_t *outpdimm,
1075614e71bSYork Sun 				unsigned int number_of_dimms);
1085614e71bSYork Sun unsigned int populate_memctl_options(int all_dimms_registered,
1095614e71bSYork Sun 				memctl_options_t *popts,
1105614e71bSYork Sun 				dimm_params_t *pdimm,
1115614e71bSYork Sun 				unsigned int ctrl_num);
1125614e71bSYork Sun void check_interleaving_options(fsl_ddr_info_t *pinfo);
1135614e71bSYork Sun 
114*03e664d8SYork Sun unsigned int mclk_to_picos(const unsigned int ctrl_num, unsigned int mclk);
115*03e664d8SYork Sun unsigned int get_memory_clk_period_ps(const unsigned int ctrl_num);
116*03e664d8SYork Sun unsigned int picos_to_mclk(const unsigned int ctrl_num, unsigned int picos);
1175614e71bSYork Sun void fsl_ddr_set_lawbar(
1185614e71bSYork Sun 		const common_timing_params_t *memctl_common_params,
1195614e71bSYork Sun 		unsigned int memctl_interleaved,
1205614e71bSYork Sun 		unsigned int ctrl_num);
1215614e71bSYork Sun 
1225614e71bSYork Sun int fsl_ddr_interactive_env_var_exists(void);
1235614e71bSYork Sun unsigned long long fsl_ddr_interactive(fsl_ddr_info_t *pinfo, int var_is_set);
1245614e71bSYork Sun void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
1251d71efbbSYork Sun 		     unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl);
1265614e71bSYork Sun 
1275614e71bSYork Sun int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]);
1285614e71bSYork Sun unsigned int check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr);
1294e5b1bd0SYork Sun void board_add_ram_info(int use_default);
1305614e71bSYork Sun 
1315614e71bSYork Sun /* processor specific function */
1325614e71bSYork Sun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
1335614e71bSYork Sun 				   unsigned int ctrl_num, int step);
1345614e71bSYork Sun 
1355614e71bSYork Sun /* board specific function */
1365614e71bSYork Sun int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
1375614e71bSYork Sun 			unsigned int controller_number,
1385614e71bSYork Sun 			unsigned int dimm_number);
1395614e71bSYork Sun #endif
140