1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2e94ffee3SKever Yang /*
3e94ffee3SKever Yang  * (C) Copyright 2016 Rockchip Electronics Co., Ltd
4e94ffee3SKever Yang  */
5e94ffee3SKever Yang 
6e94ffee3SKever Yang #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3328_H
7e94ffee3SKever Yang #define _DT_BINDINGS_CLK_ROCKCHIP_RK3328_H
8e94ffee3SKever Yang 
9e94ffee3SKever Yang /* core clocks */
10e94ffee3SKever Yang #define PLL_APLL		1
11e94ffee3SKever Yang #define PLL_DPLL		2
12e94ffee3SKever Yang #define PLL_CPLL		3
13e94ffee3SKever Yang #define PLL_GPLL		4
14e94ffee3SKever Yang #define PLL_NPLL		5
15e94ffee3SKever Yang #define ARMCLK			6
16e94ffee3SKever Yang 
17e94ffee3SKever Yang /* sclk gates (special clocks) */
18e94ffee3SKever Yang #define SCLK_RTC32K		30
19e94ffee3SKever Yang #define SCLK_SDMMC_EXT		31
20e94ffee3SKever Yang #define SCLK_SPI		32
21e94ffee3SKever Yang #define SCLK_SDMMC		33
22e94ffee3SKever Yang #define SCLK_SDIO		34
23e94ffee3SKever Yang #define SCLK_EMMC		35
24e94ffee3SKever Yang #define SCLK_TSADC		36
25e94ffee3SKever Yang #define SCLK_SARADC		37
26e94ffee3SKever Yang #define SCLK_UART0		38
27e94ffee3SKever Yang #define SCLK_UART1		39
28e94ffee3SKever Yang #define SCLK_UART2		40
29e94ffee3SKever Yang #define SCLK_I2S0		41
30e94ffee3SKever Yang #define SCLK_I2S1		42
31e94ffee3SKever Yang #define SCLK_I2S2		43
32e94ffee3SKever Yang #define SCLK_I2S1_OUT		44
33e94ffee3SKever Yang #define SCLK_I2S2_OUT		45
34e94ffee3SKever Yang #define SCLK_SPDIF		46
35e94ffee3SKever Yang #define SCLK_TIMER0		47
36e94ffee3SKever Yang #define SCLK_TIMER1		48
37e94ffee3SKever Yang #define SCLK_TIMER2		49
38e94ffee3SKever Yang #define SCLK_TIMER3		50
39e94ffee3SKever Yang #define SCLK_TIMER4		51
40e94ffee3SKever Yang #define SCLK_TIMER5		52
41e94ffee3SKever Yang #define SCLK_WIFI		53
42e94ffee3SKever Yang #define SCLK_CIF_OUT		54
43e94ffee3SKever Yang #define SCLK_I2C0		55
44e94ffee3SKever Yang #define SCLK_I2C1		56
45e94ffee3SKever Yang #define SCLK_I2C2		57
46e94ffee3SKever Yang #define SCLK_I2C3		58
47e94ffee3SKever Yang #define SCLK_CRYPTO		59
48e94ffee3SKever Yang #define SCLK_PWM		60
49e94ffee3SKever Yang #define SCLK_PDM		61
50e94ffee3SKever Yang #define SCLK_EFUSE		62
51e94ffee3SKever Yang #define SCLK_OTP		63
52e94ffee3SKever Yang #define SCLK_DDRCLK		64
53e94ffee3SKever Yang #define SCLK_VDEC_CABAC		65
54e94ffee3SKever Yang #define SCLK_VDEC_CORE		66
55e94ffee3SKever Yang #define SCLK_VENC_DSP		67
56e94ffee3SKever Yang #define SCLK_VENC_CORE		68
57e94ffee3SKever Yang #define SCLK_RGA		69
58e94ffee3SKever Yang #define SCLK_HDMI_SFC		70
59e94ffee3SKever Yang #define SCLK_HDMI_CEC		71
60e94ffee3SKever Yang #define SCLK_USB3_REF		72
61e94ffee3SKever Yang #define SCLK_USB3_SUSPEND	73
62e94ffee3SKever Yang #define SCLK_SDMMC_DRV		74
63e94ffee3SKever Yang #define SCLK_SDIO_DRV		75
64e94ffee3SKever Yang #define SCLK_EMMC_DRV		76
65e94ffee3SKever Yang #define SCLK_SDMMC_EXT_DRV	77
66e94ffee3SKever Yang #define SCLK_SDMMC_SAMPLE	78
67e94ffee3SKever Yang #define SCLK_SDIO_SAMPLE	79
68e94ffee3SKever Yang #define SCLK_EMMC_SAMPLE	80
69e94ffee3SKever Yang #define SCLK_SDMMC_EXT_SAMPLE	81
70e94ffee3SKever Yang #define SCLK_VOP		82
71e94ffee3SKever Yang #define SCLK_MAC2PHY_RXTX	83
72e94ffee3SKever Yang #define SCLK_MAC2PHY_SRC	84
73e94ffee3SKever Yang #define SCLK_MAC2PHY_REF	85
74e94ffee3SKever Yang #define SCLK_MAC2PHY_OUT	86
75e94ffee3SKever Yang #define SCLK_MAC2IO_RX		87
76e94ffee3SKever Yang #define SCLK_MAC2IO_TX		88
77e94ffee3SKever Yang #define SCLK_MAC2IO_REFOUT	89
78e94ffee3SKever Yang #define SCLK_MAC2IO_REF		90
79e94ffee3SKever Yang #define SCLK_MAC2IO_OUT		91
80e94ffee3SKever Yang #define SCLK_TSP		92
81e94ffee3SKever Yang #define SCLK_HSADC_TSP		93
82e94ffee3SKever Yang #define SCLK_USB3PHY_REF	94
83e94ffee3SKever Yang #define SCLK_REF_USB3OTG	95
84e94ffee3SKever Yang #define SCLK_USB3OTG_REF	96
85e94ffee3SKever Yang #define SCLK_USB3OTG_SUSPEND	97
86e94ffee3SKever Yang #define SCLK_REF_USB3OTG_SRC	98
87e94ffee3SKever Yang #define SCLK_MAC2IO_SRC		99
887cd4ebabSDavid Wu #define SCLK_MAC2IO		100
897cd4ebabSDavid Wu #define SCLK_MAC2PHY		101
907cd4ebabSDavid Wu #define SCLK_MAC2IO_EXT		102
91e94ffee3SKever Yang 
92e94ffee3SKever Yang /* dclk gates */
93e94ffee3SKever Yang #define DCLK_LCDC		180
94e94ffee3SKever Yang #define DCLK_HDMIPHY		181
95e94ffee3SKever Yang #define HDMIPHY			182
96e94ffee3SKever Yang #define USB480M			183
97e94ffee3SKever Yang #define DCLK_LCDC_SRC		184
98e94ffee3SKever Yang 
99e94ffee3SKever Yang /* aclk gates */
100e94ffee3SKever Yang #define ACLK_AXISRAM		190
101e94ffee3SKever Yang #define ACLK_VOP_PRE		191
102e94ffee3SKever Yang #define ACLK_USB3OTG		192
103e94ffee3SKever Yang #define ACLK_RGA_PRE		193
104e94ffee3SKever Yang #define ACLK_DMAC		194
105e94ffee3SKever Yang #define ACLK_GPU		195
106e94ffee3SKever Yang #define ACLK_BUS_PRE		196
107e94ffee3SKever Yang #define ACLK_PERI_PRE		197
108e94ffee3SKever Yang #define ACLK_RKVDEC_PRE		198
109e94ffee3SKever Yang #define ACLK_RKVDEC		199
110e94ffee3SKever Yang #define ACLK_RKVENC		200
111e94ffee3SKever Yang #define ACLK_VPU_PRE		201
112e94ffee3SKever Yang #define ACLK_VIO_PRE		202
113e94ffee3SKever Yang #define ACLK_VPU		203
114e94ffee3SKever Yang #define ACLK_VIO		204
115e94ffee3SKever Yang #define ACLK_VOP		205
116e94ffee3SKever Yang #define ACLK_GMAC		206
117e94ffee3SKever Yang #define ACLK_H265		207
118e94ffee3SKever Yang #define ACLK_H264		208
119e94ffee3SKever Yang #define ACLK_MAC2PHY		209
120e94ffee3SKever Yang #define ACLK_MAC2IO		210
121e94ffee3SKever Yang #define ACLK_DCF		211
122e94ffee3SKever Yang #define ACLK_TSP		212
123e94ffee3SKever Yang #define ACLK_PERI		213
124e94ffee3SKever Yang #define ACLK_RGA		214
125e94ffee3SKever Yang #define ACLK_IEP		215
126e94ffee3SKever Yang #define ACLK_CIF		216
127e94ffee3SKever Yang #define ACLK_HDCP		217
128e94ffee3SKever Yang 
129e94ffee3SKever Yang /* pclk gates */
130e94ffee3SKever Yang #define PCLK_GPIO0		300
131e94ffee3SKever Yang #define PCLK_GPIO1		301
132e94ffee3SKever Yang #define PCLK_GPIO2		302
133e94ffee3SKever Yang #define PCLK_GPIO3		303
134e94ffee3SKever Yang #define PCLK_GRF		304
135e94ffee3SKever Yang #define PCLK_I2C0		305
136e94ffee3SKever Yang #define PCLK_I2C1		306
137e94ffee3SKever Yang #define PCLK_I2C2		307
138e94ffee3SKever Yang #define PCLK_I2C3		308
139e94ffee3SKever Yang #define PCLK_SPI		309
140e94ffee3SKever Yang #define PCLK_UART0		310
141e94ffee3SKever Yang #define PCLK_UART1		311
142e94ffee3SKever Yang #define PCLK_UART2		312
143e94ffee3SKever Yang #define PCLK_TSADC		313
144e94ffee3SKever Yang #define PCLK_PWM		314
145e94ffee3SKever Yang #define PCLK_TIMER		315
146e94ffee3SKever Yang #define PCLK_BUS_PRE		316
147e94ffee3SKever Yang #define PCLK_PERI_PRE		317
148e94ffee3SKever Yang #define PCLK_HDMI_CTRL		318
149e94ffee3SKever Yang #define PCLK_HDMI_PHY		319
150e94ffee3SKever Yang #define PCLK_GMAC		320
151e94ffee3SKever Yang #define PCLK_H265		321
152e94ffee3SKever Yang #define PCLK_MAC2PHY		322
153e94ffee3SKever Yang #define PCLK_MAC2IO		323
154e94ffee3SKever Yang #define PCLK_USB3PHY_OTG	324
155e94ffee3SKever Yang #define PCLK_USB3PHY_PIPE	325
156e94ffee3SKever Yang #define PCLK_USB3_GRF		326
157e94ffee3SKever Yang #define PCLK_USB2_GRF		327
158e94ffee3SKever Yang #define PCLK_HDMIPHY		328
159e94ffee3SKever Yang #define PCLK_DDR		329
160e94ffee3SKever Yang #define PCLK_PERI		330
161e94ffee3SKever Yang #define PCLK_HDMI		331
162e94ffee3SKever Yang #define PCLK_HDCP		332
163e94ffee3SKever Yang #define PCLK_DCF		333
164e94ffee3SKever Yang #define PCLK_SARADC		334
165e94ffee3SKever Yang 
166e94ffee3SKever Yang /* hclk gates */
167e94ffee3SKever Yang #define HCLK_PERI		408
168e94ffee3SKever Yang #define HCLK_TSP		409
169e94ffee3SKever Yang #define HCLK_GMAC		410
170e94ffee3SKever Yang #define HCLK_I2S0_8CH		411
171e94ffee3SKever Yang #define HCLK_I2S1_8CH		413
172e94ffee3SKever Yang #define HCLK_I2S2_2CH		413
173e94ffee3SKever Yang #define HCLK_SPDIF_8CH		414
174e94ffee3SKever Yang #define HCLK_VOP		415
175e94ffee3SKever Yang #define HCLK_NANDC		416
176e94ffee3SKever Yang #define HCLK_SDMMC		417
177e94ffee3SKever Yang #define HCLK_SDIO		418
178e94ffee3SKever Yang #define HCLK_EMMC		419
179e94ffee3SKever Yang #define HCLK_SDMMC_EXT		420
180e94ffee3SKever Yang #define HCLK_RKVDEC_PRE		421
181e94ffee3SKever Yang #define HCLK_RKVDEC		422
182e94ffee3SKever Yang #define HCLK_RKVENC		423
183e94ffee3SKever Yang #define HCLK_VPU_PRE		424
184e94ffee3SKever Yang #define HCLK_VIO_PRE		425
185e94ffee3SKever Yang #define HCLK_VPU		426
186e94ffee3SKever Yang #define HCLK_VIO		427
187e94ffee3SKever Yang #define HCLK_BUS_PRE		428
188e94ffee3SKever Yang #define HCLK_PERI_PRE		429
189e94ffee3SKever Yang #define HCLK_H264		430
190e94ffee3SKever Yang #define HCLK_CIF		431
191e94ffee3SKever Yang #define HCLK_OTG_PMU		432
192e94ffee3SKever Yang #define HCLK_OTG		433
193e94ffee3SKever Yang #define HCLK_HOST0		434
194e94ffee3SKever Yang #define HCLK_HOST0_ARB		435
195e94ffee3SKever Yang #define HCLK_CRYPTO_MST		436
196e94ffee3SKever Yang #define HCLK_CRYPTO_SLV		437
197e94ffee3SKever Yang #define HCLK_PDM		438
198e94ffee3SKever Yang #define HCLK_IEP		439
199e94ffee3SKever Yang #define HCLK_RGA		440
200e94ffee3SKever Yang #define HCLK_HDCP		441
201e94ffee3SKever Yang 
202e94ffee3SKever Yang #define CLK_NR_CLKS		(HCLK_HDCP + 1)
203e94ffee3SKever Yang 
204e94ffee3SKever Yang #define CLKGRF_NR_CLKS		(SCLK_MAC2PHY + 1)
205e94ffee3SKever Yang 
206e94ffee3SKever Yang /* soft-reset indices */
207e94ffee3SKever Yang #define SRST_CORE0_PO		0
208e94ffee3SKever Yang #define SRST_CORE1_PO		1
209e94ffee3SKever Yang #define SRST_CORE2_PO		2
210e94ffee3SKever Yang #define SRST_CORE3_PO		3
211e94ffee3SKever Yang #define SRST_CORE0		4
212e94ffee3SKever Yang #define SRST_CORE1		5
213e94ffee3SKever Yang #define SRST_CORE2		6
214e94ffee3SKever Yang #define SRST_CORE3		7
215e94ffee3SKever Yang #define SRST_CORE0_DBG		8
216e94ffee3SKever Yang #define SRST_CORE1_DBG		9
217e94ffee3SKever Yang #define SRST_CORE2_DBG		10
218e94ffee3SKever Yang #define SRST_CORE3_DBG		11
219e94ffee3SKever Yang #define SRST_TOPDBG		12
220e94ffee3SKever Yang #define SRST_CORE_NIU		13
221e94ffee3SKever Yang #define SRST_STRC_A		14
222e94ffee3SKever Yang #define SRST_L2C		15
223e94ffee3SKever Yang 
224e94ffee3SKever Yang #define SRST_A53_GIC		18
225e94ffee3SKever Yang #define SRST_DAP		19
226e94ffee3SKever Yang #define SRST_PMU_P		21
227e94ffee3SKever Yang #define SRST_EFUSE		22
228e94ffee3SKever Yang #define SRST_BUSSYS_H		23
229e94ffee3SKever Yang #define SRST_BUSSYS_P		24
230e94ffee3SKever Yang #define SRST_SPDIF		25
231e94ffee3SKever Yang #define SRST_INTMEM		26
232e94ffee3SKever Yang #define SRST_ROM		27
233e94ffee3SKever Yang #define SRST_GPIO0		28
234e94ffee3SKever Yang #define SRST_GPIO1		29
235e94ffee3SKever Yang #define SRST_GPIO2		30
236e94ffee3SKever Yang #define SRST_GPIO3		31
237e94ffee3SKever Yang 
238e94ffee3SKever Yang #define SRST_I2S0		32
239e94ffee3SKever Yang #define SRST_I2S1		33
240e94ffee3SKever Yang #define SRST_I2S2		34
241e94ffee3SKever Yang #define SRST_I2S0_H		35
242e94ffee3SKever Yang #define SRST_I2S1_H		36
243e94ffee3SKever Yang #define SRST_I2S2_H		37
244e94ffee3SKever Yang #define SRST_UART0		38
245e94ffee3SKever Yang #define SRST_UART1		39
246e94ffee3SKever Yang #define SRST_UART2		40
247e94ffee3SKever Yang #define SRST_UART0_P		41
248e94ffee3SKever Yang #define SRST_UART1_P		42
249e94ffee3SKever Yang #define SRST_UART2_P		43
250e94ffee3SKever Yang #define SRST_I2C0		44
251e94ffee3SKever Yang #define SRST_I2C1		45
252e94ffee3SKever Yang #define SRST_I2C2		46
253e94ffee3SKever Yang #define SRST_I2C3		47
254e94ffee3SKever Yang 
255e94ffee3SKever Yang #define SRST_I2C0_P		48
256e94ffee3SKever Yang #define SRST_I2C1_P		49
257e94ffee3SKever Yang #define SRST_I2C2_P		50
258e94ffee3SKever Yang #define SRST_I2C3_P		51
259e94ffee3SKever Yang #define SRST_EFUSE_SE_P		52
260e94ffee3SKever Yang #define SRST_EFUSE_NS_P		53
261e94ffee3SKever Yang #define SRST_PWM0		54
262e94ffee3SKever Yang #define SRST_PWM0_P		55
263e94ffee3SKever Yang #define SRST_DMA		56
264e94ffee3SKever Yang #define SRST_TSP_A		57
265e94ffee3SKever Yang #define SRST_TSP_H		58
266e94ffee3SKever Yang #define SRST_TSP		59
267e94ffee3SKever Yang #define SRST_TSP_HSADC		60
268e94ffee3SKever Yang #define SRST_DCF_A		61
269e94ffee3SKever Yang #define SRST_DCF_P		62
270e94ffee3SKever Yang 
271e94ffee3SKever Yang #define SRST_SCR		64
272e94ffee3SKever Yang #define SRST_SPI		65
273e94ffee3SKever Yang #define SRST_TSADC		66
274e94ffee3SKever Yang #define SRST_TSADC_P		67
275e94ffee3SKever Yang #define SRST_CRYPTO		68
276e94ffee3SKever Yang #define SRST_SGRF		69
277e94ffee3SKever Yang #define SRST_GRF		70
278e94ffee3SKever Yang #define SRST_USB_GRF		71
279e94ffee3SKever Yang #define SRST_TIMER_6CH_P	72
280e94ffee3SKever Yang #define SRST_TIMER0		73
281e94ffee3SKever Yang #define SRST_TIMER1		74
282e94ffee3SKever Yang #define SRST_TIMER2		75
283e94ffee3SKever Yang #define SRST_TIMER3		76
284e94ffee3SKever Yang #define SRST_TIMER4		77
285e94ffee3SKever Yang #define SRST_TIMER5		78
286e94ffee3SKever Yang #define SRST_USB3GRF		79
287e94ffee3SKever Yang 
288e94ffee3SKever Yang #define SRST_PHYNIU		80
289e94ffee3SKever Yang #define SRST_HDMIPHY		81
290e94ffee3SKever Yang #define SRST_VDAC		82
291e94ffee3SKever Yang #define SRST_ACODEC_p		83
292e94ffee3SKever Yang #define SRST_SARADC		85
293e94ffee3SKever Yang #define SRST_SARADC_P		86
294e94ffee3SKever Yang #define SRST_GRF_DDR		87
295e94ffee3SKever Yang #define SRST_DFIMON		88
296e94ffee3SKever Yang #define SRST_MSCH		89
297e94ffee3SKever Yang #define SRST_DDRMSCH		91
298e94ffee3SKever Yang #define SRST_DDRCTRL		92
299e94ffee3SKever Yang #define SRST_DDRCTRL_P		93
300e94ffee3SKever Yang #define SRST_DDRPHY		94
301e94ffee3SKever Yang #define SRST_DDRPHY_P		95
302e94ffee3SKever Yang 
303e94ffee3SKever Yang #define SRST_GMAC_NIU_A		96
304e94ffee3SKever Yang #define SRST_GMAC_NIU_P		97
305e94ffee3SKever Yang #define SRST_GMAC2PHY_A		98
306e94ffee3SKever Yang #define SRST_GMAC2IO_A		99
307e94ffee3SKever Yang #define SRST_MACPHY		100
308e94ffee3SKever Yang #define SRST_OTP_PHY		101
309e94ffee3SKever Yang #define SRST_GPU_A		102
310e94ffee3SKever Yang #define SRST_GPU_NIU_A		103
311e94ffee3SKever Yang #define SRST_SDMMCEXT		104
312e94ffee3SKever Yang #define SRST_PERIPH_NIU_A	105
313e94ffee3SKever Yang #define SRST_PERIHP_NIU_H	106
314e94ffee3SKever Yang #define SRST_PERIHP_P		107
315e94ffee3SKever Yang #define SRST_PERIPHSYS_H	108
316e94ffee3SKever Yang #define SRST_MMC0		109
317e94ffee3SKever Yang #define SRST_SDIO		110
318e94ffee3SKever Yang #define SRST_EMMC		111
319e94ffee3SKever Yang 
320e94ffee3SKever Yang #define SRST_USB2OTG_H		112
321e94ffee3SKever Yang #define SRST_USB2OTG		113
322e94ffee3SKever Yang #define SRST_USB2OTG_ADP	114
323e94ffee3SKever Yang #define SRST_USB2HOST_H		115
324e94ffee3SKever Yang #define SRST_USB2HOST_ARB	116
325e94ffee3SKever Yang #define SRST_USB2HOST_AUX	117
326e94ffee3SKever Yang #define SRST_USB2HOST_EHCIPHY	118
327e94ffee3SKever Yang #define SRST_USB2HOST_UTMI	119
328e94ffee3SKever Yang #define SRST_USB3OTG		120
329e94ffee3SKever Yang #define SRST_USBPOR		121
330e94ffee3SKever Yang #define SRST_USB2OTG_UTMI	122
331e94ffee3SKever Yang #define SRST_USB2HOST_PHY_UTMI	123
332e94ffee3SKever Yang #define SRST_USB3OTG_UTMI	124
333e94ffee3SKever Yang #define SRST_USB3PHY_U2		125
334e94ffee3SKever Yang #define SRST_USB3PHY_U3		126
335e94ffee3SKever Yang #define SRST_USB3PHY_PIPE	127
336e94ffee3SKever Yang 
337e94ffee3SKever Yang #define SRST_VIO_A		128
338e94ffee3SKever Yang #define SRST_VIO_BUS_H		129
339e94ffee3SKever Yang #define SRST_VIO_H2P_H		130
340e94ffee3SKever Yang #define SRST_VIO_ARBI_H		131
341e94ffee3SKever Yang #define SRST_VOP_NIU_A		132
342e94ffee3SKever Yang #define SRST_VOP_A		133
343e94ffee3SKever Yang #define SRST_VOP_H		134
344e94ffee3SKever Yang #define SRST_VOP_D		135
345e94ffee3SKever Yang #define SRST_RGA		136
346e94ffee3SKever Yang #define SRST_RGA_NIU_A		137
347e94ffee3SKever Yang #define SRST_RGA_A		138
348e94ffee3SKever Yang #define SRST_RGA_H		139
349e94ffee3SKever Yang #define SRST_IEP_A		140
350e94ffee3SKever Yang #define SRST_IEP_H		141
351e94ffee3SKever Yang #define SRST_HDMI		142
352e94ffee3SKever Yang #define SRST_HDMI_P		143
353e94ffee3SKever Yang 
354e94ffee3SKever Yang #define SRST_HDCP_A		144
355e94ffee3SKever Yang #define SRST_HDCP		145
356e94ffee3SKever Yang #define SRST_HDCP_H		146
357e94ffee3SKever Yang #define SRST_CIF_A		147
358e94ffee3SKever Yang #define SRST_CIF_H		148
359e94ffee3SKever Yang #define SRST_CIF_P		149
360e94ffee3SKever Yang #define SRST_OTP_P		150
361e94ffee3SKever Yang #define SRST_OTP_SBPI		151
362e94ffee3SKever Yang #define SRST_OTP_USER		152
363e94ffee3SKever Yang #define SRST_DDRCTRL_A		153
364e94ffee3SKever Yang #define SRST_DDRSTDY_P		154
365e94ffee3SKever Yang #define SRST_DDRSTDY		155
366e94ffee3SKever Yang #define SRST_PDM_H		156
367e94ffee3SKever Yang #define SRST_PDM		157
368e94ffee3SKever Yang #define SRST_USB3PHY_OTG_P	158
369e94ffee3SKever Yang #define SRST_USB3PHY_PIPE_P	159
370e94ffee3SKever Yang 
371e94ffee3SKever Yang #define SRST_VCODEC_A		160
372e94ffee3SKever Yang #define SRST_VCODEC_NIU_A	161
373e94ffee3SKever Yang #define SRST_VCODEC_H		162
374e94ffee3SKever Yang #define SRST_VCODEC_NIU_H	163
375e94ffee3SKever Yang #define SRST_VDEC_A		164
376e94ffee3SKever Yang #define SRST_VDEC_NIU_A		165
377e94ffee3SKever Yang #define SRST_VDEC_H		166
378e94ffee3SKever Yang #define SRST_VDEC_NIU_H		167
379e94ffee3SKever Yang #define SRST_VDEC_CORE		168
380e94ffee3SKever Yang #define SRST_VDEC_CABAC		169
381e94ffee3SKever Yang #define SRST_DDRPHYDIV		175
382e94ffee3SKever Yang 
383e94ffee3SKever Yang #define SRST_RKVENC_NIU_A	176
384e94ffee3SKever Yang #define SRST_RKVENC_NIU_H	177
385e94ffee3SKever Yang #define SRST_RKVENC_H265_A	178
386e94ffee3SKever Yang #define SRST_RKVENC_H265_P	179
387e94ffee3SKever Yang #define SRST_RKVENC_H265_CORE	180
388e94ffee3SKever Yang #define SRST_RKVENC_H265_DSP	181
389e94ffee3SKever Yang #define SRST_RKVENC_H264_A	182
390e94ffee3SKever Yang #define SRST_RKVENC_H264_H	183
391e94ffee3SKever Yang #define SRST_RKVENC_INTMEM	184
392e94ffee3SKever Yang 
393e94ffee3SKever Yang #endif
394