1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 /* 3 * Copyright (c) 2014 MundoReader S.L. 4 * Author: Heiko Stuebner <heiko@sntech.de> 5 */ 6 7 /* core clocks */ 8 #define PLL_APLL 1 9 #define PLL_DPLL 2 10 #define PLL_CPLL 3 11 #define PLL_GPLL 4 12 #define PLL_NPLL 5 13 #define ARMCLK 6 14 15 /* sclk gates (special clocks) */ 16 #define SCLK_GPU 64 17 #define SCLK_SPI0 65 18 #define SCLK_SPI1 66 19 #define SCLK_SPI2 67 20 #define SCLK_SDMMC 68 21 #define SCLK_SDIO0 69 22 #define SCLK_SDIO1 70 23 #define SCLK_EMMC 71 24 #define SCLK_TSADC 72 25 #define SCLK_SARADC 73 26 #define SCLK_PS2C 74 27 #define SCLK_NANDC0 75 28 #define SCLK_NANDC1 76 29 #define SCLK_UART0 77 30 #define SCLK_UART1 78 31 #define SCLK_UART2 79 32 #define SCLK_UART3 80 33 #define SCLK_UART4 81 34 #define SCLK_I2S0 82 35 #define SCLK_SPDIF 83 36 #define SCLK_SPDIF8CH 84 37 #define SCLK_TIMER0 85 38 #define SCLK_TIMER1 86 39 #define SCLK_TIMER2 87 40 #define SCLK_TIMER3 88 41 #define SCLK_TIMER4 89 42 #define SCLK_TIMER5 90 43 #define SCLK_TIMER6 91 44 #define SCLK_HSADC 92 45 #define SCLK_OTGPHY0 93 46 #define SCLK_OTGPHY1 94 47 #define SCLK_OTGPHY2 95 48 #define SCLK_OTG_ADP 96 49 #define SCLK_HSICPHY480M 97 50 #define SCLK_HSICPHY12M 98 51 #define SCLK_MACREF 99 52 #define SCLK_LCDC_PWM0 100 53 #define SCLK_LCDC_PWM1 101 54 #define SCLK_MAC_RX 102 55 #define SCLK_MAC_TX 103 56 #define SCLK_EDP_24M 104 57 #define SCLK_EDP 105 58 #define SCLK_RGA 106 59 #define SCLK_ISP 107 60 #define SCLK_ISP_JPE 108 61 #define SCLK_HDMI_HDCP 109 62 #define SCLK_HDMI_CEC 110 63 #define SCLK_HEVC_CABAC 111 64 #define SCLK_HEVC_CORE 112 65 #define SCLK_I2S0_OUT 113 66 #define SCLK_SDMMC_DRV 114 67 #define SCLK_SDIO0_DRV 115 68 #define SCLK_SDIO1_DRV 116 69 #define SCLK_EMMC_DRV 117 70 #define SCLK_SDMMC_SAMPLE 118 71 #define SCLK_SDIO0_SAMPLE 119 72 #define SCLK_SDIO1_SAMPLE 120 73 #define SCLK_EMMC_SAMPLE 121 74 #define SCLK_USBPHY480M_SRC 122 75 #define SCLK_PVTM_CORE 123 76 #define SCLK_PVTM_GPU 124 77 78 #define SCLK_MAC_PLL 150 79 #define SCLK_MAC 151 80 #define SCLK_MACREF_OUT 152 81 82 #define DCLK_VOP0 190 83 #define DCLK_VOP1 191 84 85 /* aclk gates */ 86 #define ACLK_GPU 192 87 #define ACLK_DMAC1 193 88 #define ACLK_DMAC2 194 89 #define ACLK_MMU 195 90 #define ACLK_GMAC 196 91 #define ACLK_VOP0 197 92 #define ACLK_VOP1 198 93 #define ACLK_CRYPTO 199 94 #define ACLK_RGA 200 95 #define ACLK_RGA_NIU 201 96 #define ACLK_IEP 202 97 #define ACLK_VIO0_NIU 203 98 #define ACLK_VIP 204 99 #define ACLK_ISP 205 100 #define ACLK_VIO1_NIU 206 101 #define ACLK_HEVC 207 102 #define ACLK_VCODEC 208 103 #define ACLK_CPU 209 104 #define ACLK_PERI 210 105 106 /* pclk gates */ 107 #define PCLK_GPIO0 320 108 #define PCLK_GPIO1 321 109 #define PCLK_GPIO2 322 110 #define PCLK_GPIO3 323 111 #define PCLK_GPIO4 324 112 #define PCLK_GPIO5 325 113 #define PCLK_GPIO6 326 114 #define PCLK_GPIO7 327 115 #define PCLK_GPIO8 328 116 #define PCLK_GRF 329 117 #define PCLK_SGRF 330 118 #define PCLK_PMU 331 119 #define PCLK_I2C0 332 120 #define PCLK_I2C1 333 121 #define PCLK_I2C2 334 122 #define PCLK_I2C3 335 123 #define PCLK_I2C4 336 124 #define PCLK_I2C5 337 125 #define PCLK_SPI0 338 126 #define PCLK_SPI1 339 127 #define PCLK_SPI2 340 128 #define PCLK_UART0 341 129 #define PCLK_UART1 342 130 #define PCLK_UART2 343 131 #define PCLK_UART3 344 132 #define PCLK_UART4 345 133 #define PCLK_TSADC 346 134 #define PCLK_SARADC 347 135 #define PCLK_SIM 348 136 #define PCLK_GMAC 349 137 #define PCLK_PWM 350 138 #define PCLK_RKPWM 351 139 #define PCLK_PS2C 352 140 #define PCLK_TIMER 353 141 #define PCLK_TZPC 354 142 #define PCLK_EDP_CTRL 355 143 #define PCLK_MIPI_DSI0 356 144 #define PCLK_MIPI_DSI1 357 145 #define PCLK_MIPI_CSI 358 146 #define PCLK_LVDS_PHY 359 147 #define PCLK_HDMI_CTRL 360 148 #define PCLK_VIO2_H2P 361 149 #define PCLK_CPU 362 150 #define PCLK_PERI 363 151 #define PCLK_DDRUPCTL0 364 152 #define PCLK_PUBL0 365 153 #define PCLK_DDRUPCTL1 366 154 #define PCLK_PUBL1 367 155 #define PCLK_WDT 368 156 157 /* hclk gates */ 158 #define HCLK_GPS 448 159 #define HCLK_OTG0 449 160 #define HCLK_USBHOST0 450 161 #define HCLK_USBHOST1 451 162 #define HCLK_HSIC 452 163 #define HCLK_NANDC0 453 164 #define HCLK_NANDC1 454 165 #define HCLK_TSP 455 166 #define HCLK_SDMMC 456 167 #define HCLK_SDIO0 457 168 #define HCLK_SDIO1 458 169 #define HCLK_EMMC 459 170 #define HCLK_HSADC 460 171 #define HCLK_CRYPTO 461 172 #define HCLK_I2S0 462 173 #define HCLK_SPDIF 463 174 #define HCLK_SPDIF8CH 464 175 #define HCLK_VOP0 465 176 #define HCLK_VOP1 466 177 #define HCLK_ROM 467 178 #define HCLK_IEP 468 179 #define HCLK_ISP 469 180 #define HCLK_RGA 470 181 #define HCLK_VIO_AHB_ARBI 471 182 #define HCLK_VIO_NIU 472 183 #define HCLK_VIP 473 184 #define HCLK_VIO2_H2P 474 185 #define HCLK_HEVC 475 186 #define HCLK_VCODEC 476 187 #define HCLK_CPU 477 188 #define HCLK_PERI 478 189 190 #define CLK_NR_CLKS (HCLK_PERI + 1) 191 192 /* soft-reset indices */ 193 #define SRST_CORE0 0 194 #define SRST_CORE1 1 195 #define SRST_CORE2 2 196 #define SRST_CORE3 3 197 #define SRST_CORE0_PO 4 198 #define SRST_CORE1_PO 5 199 #define SRST_CORE2_PO 6 200 #define SRST_CORE3_PO 7 201 #define SRST_PDCORE_STRSYS 8 202 #define SRST_PDBUS_STRSYS 9 203 #define SRST_L2C 10 204 #define SRST_TOPDBG 11 205 #define SRST_CORE0_DBG 12 206 #define SRST_CORE1_DBG 13 207 #define SRST_CORE2_DBG 14 208 #define SRST_CORE3_DBG 15 209 210 #define SRST_PDBUG_AHB_ARBITOR 16 211 #define SRST_EFUSE256 17 212 #define SRST_DMAC1 18 213 #define SRST_INTMEM 19 214 #define SRST_ROM 20 215 #define SRST_SPDIF8CH 21 216 #define SRST_TIMER 22 217 #define SRST_I2S0 23 218 #define SRST_SPDIF 24 219 #define SRST_TIMER0 25 220 #define SRST_TIMER1 26 221 #define SRST_TIMER2 27 222 #define SRST_TIMER3 28 223 #define SRST_TIMER4 29 224 #define SRST_TIMER5 30 225 #define SRST_EFUSE 31 226 227 #define SRST_GPIO0 32 228 #define SRST_GPIO1 33 229 #define SRST_GPIO2 34 230 #define SRST_GPIO3 35 231 #define SRST_GPIO4 36 232 #define SRST_GPIO5 37 233 #define SRST_GPIO6 38 234 #define SRST_GPIO7 39 235 #define SRST_GPIO8 40 236 #define SRST_I2C0 42 237 #define SRST_I2C1 43 238 #define SRST_I2C2 44 239 #define SRST_I2C3 45 240 #define SRST_I2C4 46 241 #define SRST_I2C5 47 242 243 #define SRST_DWPWM 48 244 #define SRST_MMC_PERI 49 245 #define SRST_PERIPH_MMU 50 246 #define SRST_DAP 51 247 #define SRST_DAP_SYS 52 248 #define SRST_TPIU 53 249 #define SRST_PMU_APB 54 250 #define SRST_GRF 55 251 #define SRST_PMU 56 252 #define SRST_PERIPH_AXI 57 253 #define SRST_PERIPH_AHB 58 254 #define SRST_PERIPH_APB 59 255 #define SRST_PERIPH_NIU 60 256 #define SRST_PDPERI_AHB_ARBI 61 257 #define SRST_EMEM 62 258 #define SRST_USB_PERI 63 259 260 #define SRST_DMAC2 64 261 #define SRST_MAC 66 262 #define SRST_GPS 67 263 #define SRST_RKPWM 69 264 #define SRST_CCP 71 265 #define SRST_USBHOST0 72 266 #define SRST_HSIC 73 267 #define SRST_HSIC_AUX 74 268 #define SRST_HSIC_PHY 75 269 #define SRST_HSADC 76 270 #define SRST_NANDC0 77 271 #define SRST_NANDC1 78 272 273 #define SRST_TZPC 80 274 #define SRST_SPI0 83 275 #define SRST_SPI1 84 276 #define SRST_SPI2 85 277 #define SRST_SARADC 87 278 #define SRST_PDALIVE_NIU 88 279 #define SRST_PDPMU_INTMEM 89 280 #define SRST_PDPMU_NIU 90 281 #define SRST_SGRF 91 282 283 #define SRST_VIO_ARBI 96 284 #define SRST_RGA_NIU 97 285 #define SRST_VIO0_NIU_AXI 98 286 #define SRST_VIO_NIU_AHB 99 287 #define SRST_LCDC0_AXI 100 288 #define SRST_LCDC0_AHB 101 289 #define SRST_LCDC0_DCLK 102 290 #define SRST_VIO1_NIU_AXI 103 291 #define SRST_VIP 104 292 #define SRST_RGA_CORE 105 293 #define SRST_IEP_AXI 106 294 #define SRST_IEP_AHB 107 295 #define SRST_RGA_AXI 108 296 #define SRST_RGA_AHB 109 297 #define SRST_ISP 110 298 #define SRST_EDP 111 299 300 #define SRST_VCODEC_AXI 112 301 #define SRST_VCODEC_AHB 113 302 #define SRST_VIO_H2P 114 303 #define SRST_MIPIDSI0 115 304 #define SRST_MIPIDSI1 116 305 #define SRST_MIPICSI 117 306 #define SRST_LVDS_PHY 118 307 #define SRST_LVDS_CON 119 308 #define SRST_GPU 120 309 #define SRST_HDMI 121 310 #define SRST_CORE_PVTM 124 311 #define SRST_GPU_PVTM 125 312 313 #define SRST_MMC0 128 314 #define SRST_SDIO0 129 315 #define SRST_SDIO1 130 316 #define SRST_EMMC 131 317 #define SRST_USBOTG_AHB 132 318 #define SRST_USBOTG_PHY 133 319 #define SRST_USBOTG_CON 134 320 #define SRST_USBHOST0_AHB 135 321 #define SRST_USBHOST0_PHY 136 322 #define SRST_USBHOST0_CON 137 323 #define SRST_USBHOST1_AHB 138 324 #define SRST_USBHOST1_PHY 139 325 #define SRST_USBHOST1_CON 140 326 #define SRST_USB_ADP 141 327 #define SRST_ACC_EFUSE 142 328 329 #define SRST_CORESIGHT 144 330 #define SRST_PD_CORE_AHB_NOC 145 331 #define SRST_PD_CORE_APB_NOC 146 332 #define SRST_PD_CORE_MP_AXI 147 333 #define SRST_GIC 148 334 #define SRST_LCDC_PWM0 149 335 #define SRST_LCDC_PWM1 150 336 #define SRST_VIO0_H2P_BRG 151 337 #define SRST_VIO1_H2P_BRG 152 338 #define SRST_RGA_H2P_BRG 153 339 #define SRST_HEVC 154 340 #define SRST_TSADC 159 341 342 #define SRST_DDRPHY0 160 343 #define SRST_DDRPHY0_APB 161 344 #define SRST_DDRCTRL0 162 345 #define SRST_DDRCTRL0_APB 163 346 #define SRST_DDRPHY0_CTRL 164 347 #define SRST_DDRPHY1 165 348 #define SRST_DDRPHY1_APB 166 349 #define SRST_DDRCTRL1 167 350 #define SRST_DDRCTRL1_APB 168 351 #define SRST_DDRPHY1_CTRL 169 352 #define SRST_DDRMSCH0 170 353 #define SRST_DDRMSCH1 171 354 #define SRST_CRYPTO 174 355 #define SRST_C2C_HOST 175 356 357 #define SRST_LCDC1_AXI 176 358 #define SRST_LCDC1_AHB 177 359 #define SRST_LCDC1_DCLK 178 360 #define SRST_UART0 179 361 #define SRST_UART1 180 362 #define SRST_UART2 181 363 #define SRST_UART3 182 364 #define SRST_UART4 183 365 #define SRST_SIMC 186 366 #define SRST_PS2C 187 367 #define SRST_TSP 188 368 #define SRST_TSP_CLKIN0 189 369 #define SRST_TSP_CLKIN1 190 370 #define SRST_TSP_27M 191 371