10d218efeSMarek Vasut /* SPDX-License-Identifier: GPL-2.0 */
20d218efeSMarek Vasut /*
30d218efeSMarek Vasut  * Copyright (C) 2018 Renesas Electronics Corp.
40d218efeSMarek Vasut  */
50d218efeSMarek Vasut #ifndef __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__
60d218efeSMarek Vasut #define __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__
70d218efeSMarek Vasut 
80d218efeSMarek Vasut #include <dt-bindings/clock/renesas-cpg-mssr.h>
90d218efeSMarek Vasut 
100d218efeSMarek Vasut /* r8a77990 CPG Core Clocks */
110d218efeSMarek Vasut #define R8A77990_CLK_Z2			0
120d218efeSMarek Vasut #define R8A77990_CLK_ZR			1
130d218efeSMarek Vasut #define R8A77990_CLK_ZG			2
140d218efeSMarek Vasut #define R8A77990_CLK_ZTR		3
150d218efeSMarek Vasut #define R8A77990_CLK_ZT			4
160d218efeSMarek Vasut #define R8A77990_CLK_ZX			5
170d218efeSMarek Vasut #define R8A77990_CLK_S0D1		6
180d218efeSMarek Vasut #define R8A77990_CLK_S0D3		7
190d218efeSMarek Vasut #define R8A77990_CLK_S0D6		8
200d218efeSMarek Vasut #define R8A77990_CLK_S0D12		9
210d218efeSMarek Vasut #define R8A77990_CLK_S0D24		10
220d218efeSMarek Vasut #define R8A77990_CLK_S1D1		11
230d218efeSMarek Vasut #define R8A77990_CLK_S1D2		12
240d218efeSMarek Vasut #define R8A77990_CLK_S1D4		13
250d218efeSMarek Vasut #define R8A77990_CLK_S2D1		14
260d218efeSMarek Vasut #define R8A77990_CLK_S2D2		15
270d218efeSMarek Vasut #define R8A77990_CLK_S2D4		16
280d218efeSMarek Vasut #define R8A77990_CLK_S3D1		17
290d218efeSMarek Vasut #define R8A77990_CLK_S3D2		18
300d218efeSMarek Vasut #define R8A77990_CLK_S3D4		19
310d218efeSMarek Vasut #define R8A77990_CLK_S0D6C		20
320d218efeSMarek Vasut #define R8A77990_CLK_S3D1C		21
330d218efeSMarek Vasut #define R8A77990_CLK_S3D2C		22
340d218efeSMarek Vasut #define R8A77990_CLK_S3D4C		23
350d218efeSMarek Vasut #define R8A77990_CLK_LB			24
360d218efeSMarek Vasut #define R8A77990_CLK_CL			25
370d218efeSMarek Vasut #define R8A77990_CLK_ZB3		26
380d218efeSMarek Vasut #define R8A77990_CLK_ZB3D2		27
390d218efeSMarek Vasut #define R8A77990_CLK_CR			28
400d218efeSMarek Vasut #define R8A77990_CLK_CRD2		29
410d218efeSMarek Vasut #define R8A77990_CLK_SD0H		30
420d218efeSMarek Vasut #define R8A77990_CLK_SD0		31
430d218efeSMarek Vasut #define R8A77990_CLK_SD1H		32
440d218efeSMarek Vasut #define R8A77990_CLK_SD1		33
450d218efeSMarek Vasut #define R8A77990_CLK_SD3H		34
460d218efeSMarek Vasut #define R8A77990_CLK_SD3		35
470d218efeSMarek Vasut #define R8A77990_CLK_RPC		36
480d218efeSMarek Vasut #define R8A77990_CLK_RPCD2		37
490d218efeSMarek Vasut #define R8A77990_CLK_ZA2		38
500d218efeSMarek Vasut #define R8A77990_CLK_ZA8		39
510d218efeSMarek Vasut #define R8A77990_CLK_Z2D		40
520d218efeSMarek Vasut #define R8A77990_CLK_CANFD		41
530d218efeSMarek Vasut #define R8A77990_CLK_MSO		42
540d218efeSMarek Vasut #define R8A77990_CLK_R			43
550d218efeSMarek Vasut #define R8A77990_CLK_OSC		44
560d218efeSMarek Vasut #define R8A77990_CLK_LV0		45
570d218efeSMarek Vasut #define R8A77990_CLK_LV1		46
580d218efeSMarek Vasut #define R8A77990_CLK_CSI0		47
59*cbff9f80SMarek Vasut #define R8A77990_CLK_CP			48
60*cbff9f80SMarek Vasut #define R8A77990_CLK_CPEX		49
610d218efeSMarek Vasut 
620d218efeSMarek Vasut #endif /* __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__ */
63