1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 /* 3 * Copyright 2010 Extreme Engineering Solutions, Inc. 4 * Copyright 2007-2008 Freescale Semiconductor, Inc. 5 */ 6 7 /* 8 * xpedite550x board configuration file 9 */ 10 #ifndef __CONFIG_H 11 #define __CONFIG_H 12 13 /* 14 * High Level Configuration Options 15 */ 16 #define CONFIG_SYS_BOARD_NAME "XPedite5500" 17 #define CONFIG_SYS_FORM_PMC_XMC 1 18 #define CONFIG_PRPMC_PCI_ALIAS "pci0" /* Processor PMC interface on pci0 */ 19 20 #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */ 21 #define CONFIG_PCIE1 1 /* PCIE controller 1 (PEX8112 or XMC) */ 22 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 23 #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 24 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 25 #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 26 27 /* 28 * Multicore config 29 */ 30 #define CONFIG_MP 31 #define CONFIG_BPTR_VIRT_ADDR 0xee000000 /* virt boot page address */ 32 #define CONFIG_MPC8xxx_DISABLE_BPTR /* Don't leave BPTR enabled */ 33 34 /* 35 * DDR config 36 */ 37 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 38 #define CONFIG_DDR_SPD 39 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 40 #define SPD_EEPROM_ADDRESS 0x54 41 #define SPD_EEPROM_OFFSET 0x200 /* OFFSET of SPD in EEPROM */ 42 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 43 #define CONFIG_CHIP_SELECTS_PER_CTRL 2 44 #define CONFIG_DDR_ECC 45 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 46 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 47 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 48 #define CONFIG_VERY_BIG_RAM 49 50 #ifndef __ASSEMBLY__ 51 extern unsigned long get_board_sys_clk(unsigned long dummy); 52 extern unsigned long get_board_ddr_clk(unsigned long dummy); 53 #endif 54 55 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */ 56 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0) /* ddrclk for MPC85xx */ 57 58 /* 59 * These can be toggled for performance analysis, otherwise use default. 60 */ 61 #define CONFIG_L2_CACHE /* toggle L2 cache */ 62 #define CONFIG_BTB /* toggle branch predition */ 63 #define CONFIG_ENABLE_36BIT_PHYS 1 64 65 #define CONFIG_SYS_CCSRBAR 0xef000000 66 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 67 68 /* 69 * Diagnostics 70 */ 71 #define CONFIG_SYS_MEMTEST_START 0x10000000 72 #define CONFIG_SYS_MEMTEST_END 0x20000000 73 #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \ 74 CONFIG_SYS_POST_I2C) 75 #define I2C_ADDR_LIST {CONFIG_SYS_I2C_EEPROM_ADDR, \ 76 CONFIG_SYS_I2C_LM75_ADDR, \ 77 CONFIG_SYS_I2C_LM90_ADDR, \ 78 CONFIG_SYS_I2C_PCA953X_ADDR0, \ 79 CONFIG_SYS_I2C_PCA953X_ADDR2, \ 80 CONFIG_SYS_I2C_PCA953X_ADDR3, \ 81 CONFIG_SYS_I2C_RTC_ADDR} 82 83 /* 84 * Memory map 85 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 86 * 0x8000_0000 0xbfff_ffff PCIe1 Mem 1G non-cacheable 87 * 0xe000_0000 0xe7ff_ffff SRAM/SSRAM/L1 Cache 128M non-cacheable 88 * 0xe800_0000 0xe87f_ffff PCIe1 IO 8M non-cacheable 89 * 0xee00_0000 0xee00_ffff Boot page translation 4K non-cacheable 90 * 0xef00_0000 0xef0f_ffff CCSR/IMMR 1M non-cacheable 91 * 0xef80_0000 0xef8f_ffff NAND Flash 1M non-cacheable 92 * 0xf000_0000 0xf7ff_ffff NOR Flash 2 128M non-cacheable 93 * 0xf800_0000 0xffff_ffff NOR Flash 1 128M non-cacheable 94 */ 95 96 #define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_8 | LCRR_EADC_3) 97 98 /* 99 * NAND flash configuration 100 */ 101 #define CONFIG_SYS_NAND_BASE 0xef800000 102 #define CONFIG_SYS_NAND_BASE2 0xef840000 /* Unused at this time */ 103 #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE, \ 104 CONFIG_SYS_NAND_BASE2} 105 #define CONFIG_SYS_MAX_NAND_DEVICE 2 106 #define CONFIG_NAND_FSL_ELBC 107 108 /* 109 * NOR flash configuration 110 */ 111 #define CONFIG_SYS_FLASH_BASE 0xf8000000 112 #define CONFIG_SYS_FLASH_BASE2 0xf0000000 113 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2} 114 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 115 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 116 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 117 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 118 #define CONFIG_FLASH_CFI_DRIVER 119 #define CONFIG_SYS_FLASH_CFI 120 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 121 #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { {0xfff40000, 0xc0000}, \ 122 {0xf7f40000, 0xc0000} } 123 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 124 125 /* 126 * Chip select configuration 127 */ 128 /* NOR Flash 0 on CS0 */ 129 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \ 130 BR_PS_16 | \ 131 BR_V) 132 #define CONFIG_SYS_OR0_PRELIM (OR_AM_128MB | \ 133 OR_GPCM_CSNT | \ 134 OR_GPCM_XACS | \ 135 OR_GPCM_ACS_DIV2 | \ 136 OR_GPCM_SCY_8 | \ 137 OR_GPCM_TRLX | \ 138 OR_GPCM_EHTR | \ 139 OR_GPCM_EAD) 140 141 /* NOR Flash 1 on CS1 */ 142 #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FLASH_BASE2 | \ 143 BR_PS_16 | \ 144 BR_V) 145 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM 146 147 /* NAND flash on CS2 */ 148 #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_NAND_BASE | \ 149 (2<<BR_DECC_SHIFT) | \ 150 BR_PS_8 | \ 151 BR_MS_FCM | \ 152 BR_V) 153 154 /* NAND flash on CS2 */ 155 #define CONFIG_SYS_OR2_PRELIM (OR_AM_256KB | \ 156 OR_FCM_PGS | \ 157 OR_FCM_CSCT | \ 158 OR_FCM_CST | \ 159 OR_FCM_CHT | \ 160 OR_FCM_SCY_1 | \ 161 OR_FCM_TRLX | \ 162 OR_FCM_EHTR) 163 164 /* NAND flash on CS3 */ 165 #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE2 | \ 166 (2<<BR_DECC_SHIFT) | \ 167 BR_PS_8 | \ 168 BR_MS_FCM | \ 169 BR_V) 170 #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM 171 172 /* 173 * Use L1 as initial stack 174 */ 175 #define CONFIG_SYS_INIT_RAM_LOCK 1 176 #define CONFIG_SYS_INIT_RAM_ADDR 0xe0000000 177 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 178 179 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 180 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 181 182 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */ 183 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 184 185 /* 186 * Serial Port 187 */ 188 #define CONFIG_SYS_NS16550_SERIAL 189 #define CONFIG_SYS_NS16550_REG_SIZE 1 190 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 191 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 192 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 193 #define CONFIG_SYS_BAUDRATE_TABLE \ 194 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 195 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 196 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 197 198 199 /* 200 * I2C 201 */ 202 #define CONFIG_SYS_I2C 203 #define CONFIG_SYS_I2C_FSL 204 #define CONFIG_SYS_FSL_I2C_SPEED 400000 205 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 206 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 207 #define CONFIG_SYS_FSL_I2C2_SPEED 400000 208 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 209 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 210 211 /* I2C DS7505 temperature sensor */ 212 #define CONFIG_SYS_I2C_LM75_ADDR 0x48 213 214 /* I2C ADT7461 temperature sensor */ 215 #define CONFIG_SYS_I2C_LM90_ADDR 0x4C 216 217 /* I2C EEPROM - AT24C128B */ 218 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x54 219 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 220 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 byte pages */ 221 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* take up to 10 msec */ 222 223 /* I2C RTC */ 224 #define CONFIG_RTC_M41T11 1 225 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 226 #define CONFIG_SYS_M41T11_BASE_YEAR 2000 227 228 /* GPIO */ 229 #define CONFIG_PCA953X 230 #define CONFIG_SYS_I2C_PCA953X_ADDR0 0x18 231 #define CONFIG_SYS_I2C_PCA953X_ADDR1 0x1c 232 #define CONFIG_SYS_I2C_PCA953X_ADDR2 0x1e 233 #define CONFIG_SYS_I2C_PCA953X_ADDR3 0x1f 234 #define CONFIG_SYS_I2C_PCA953X_ADDR CONFIG_SYS_I2C_PCA953X_ADDR0 235 236 /* 237 * GPIO pin definitions, PU = pulled high, PD = pulled low 238 */ 239 /* PCA9557 @ 0x18*/ 240 #define CONFIG_SYS_PCA953X_C0_SER0_EN 0x01 /* PU; UART0 enable (1: enabled) */ 241 #define CONFIG_SYS_PCA953X_C0_SER0_MODE 0x02 /* PU; UART0 serial mode select (1: RS-485, 0: RS-232) */ 242 #define CONFIG_SYS_PCA953X_C0_SER1_EN 0x04 /* PU; UART1 enable (1: enabled) */ 243 #define CONFIG_SYS_PCA953X_C0_SER1_MODE 0x08 /* PU; UART1 serial mode select (1: RS-485, 0: RS-232) */ 244 #define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS 0x10 /* PU; Boot flash CS select */ 245 #define CONFIG_SYS_PCA953X_NVM_WP 0x20 /* PU; Write protection (0: disabled, 1: enabled) */ 246 247 /* PCA9557 @ 0x1e*/ 248 #define CONFIG_SYS_PCA953X_XMC_GA0 0x01 /* PU; */ 249 #define CONFIG_SYS_PCA953X_XMC_GA1 0x02 /* PU; */ 250 #define CONFIG_SYS_PCA953X_XMC_GA2 0x04 /* PU; */ 251 #define CONFIG_SYS_PCA953X_XMC_WAKE 0x10 /* PU; */ 252 #define CONFIG_SYS_PCA953X_XMC_BIST 0x20 /* Enable XMC BIST */ 253 #define CONFIG_SYS_PCA953X_PMC_EREADY 0x40 /* PU; PMC PCI eready */ 254 #define CONFIG_SYS_PCA953X_PMC_MONARCH 0x80 /* PMC monarch mode enable */ 255 256 /* PCA9557 @ 0x1f */ 257 #define CONFIG_SYS_PCA953X_MC_GPIO0 0x01 /* PU; */ 258 #define CONFIG_SYS_PCA953X_MC_GPIO1 0x02 /* PU; */ 259 #define CONFIG_SYS_PCA953X_MC_GPIO2 0x04 /* PU; */ 260 #define CONFIG_SYS_PCA953X_MC_GPIO3 0x08 /* PU; */ 261 #define CONFIG_SYS_PCA953X_MC_GPIO4 0x10 /* PU; */ 262 #define CONFIG_SYS_PCA953X_MC_GPIO5 0x20 /* PU; */ 263 #define CONFIG_SYS_PCA953X_MC_GPIO6 0x40 /* PU; */ 264 #define CONFIG_SYS_PCA953X_MC_GPIO7 0x80 /* PU; */ 265 266 /* 267 * General PCI 268 * Memory space is mapped 1-1, but I/O space must start from 0. 269 */ 270 271 /* controller 1 - PEX8112 or XMC, depending on build option */ 272 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 273 #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS 274 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x40000000 /* 1G */ 275 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 276 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe8000000 277 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 278 279 /* 280 * Networking options 281 */ 282 #define CONFIG_TSEC_TBI 283 #define CONFIG_MII 1 /* MII PHY management */ 284 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 285 #define CONFIG_ETHPRIME "eTSEC2" 286 287 /* 288 * In-band SGMII auto-negotiation between TBI and BCM5482S PHY fails, force 289 * 1000mbps SGMII link 290 */ 291 #define CONFIG_TSEC_TBICR_SETTINGS ( \ 292 TBICR_PHY_RESET \ 293 | TBICR_FULL_DUPLEX \ 294 | TBICR_SPEED1_SET \ 295 ) 296 297 #define CONFIG_TSEC1 1 298 #define CONFIG_TSEC1_NAME "eTSEC1" 299 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 300 #define TSEC1_PHY_ADDR 1 301 #define TSEC1_PHYIDX 0 302 #define CONFIG_HAS_ETH0 303 304 #define CONFIG_TSEC2 1 305 #define CONFIG_TSEC2_NAME "eTSEC2" 306 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 307 #define TSEC2_PHY_ADDR 2 308 #define TSEC2_PHYIDX 0 309 #define CONFIG_HAS_ETH1 310 311 #define CONFIG_TSEC3 1 312 #define CONFIG_TSEC3_NAME "eTSEC3" 313 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 314 #define TSEC3_PHY_ADDR 3 315 #define TSEC3_PHYIDX 0 316 #define CONFIG_HAS_ETH2 317 318 /* 319 * USB 320 */ 321 #define CONFIG_USB_EHCI_FSL 322 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 323 324 /* 325 * Miscellaneous configurable options 326 */ 327 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 328 #define CONFIG_LOADADDR 0x1000000 /* default location for tftp and bootm */ 329 #define CONFIG_PREBOOT /* enable preboot variable */ 330 #define CONFIG_INTEGRITY /* support booting INTEGRITY OS */ 331 332 /* 333 * For booting Linux, the board info and command line data 334 * have to be in the first 16 MB of memory, since this is 335 * the maximum mapped by the Linux kernel during initialization. 336 */ 337 #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/ 338 #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */ 339 340 /* 341 * Environment Configuration 342 */ 343 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */ 344 #define CONFIG_ENV_SIZE 0x8000 345 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - (256 * 1024)) 346 347 /* 348 * Flash memory map: 349 * fff80000 - ffffffff Pri U-Boot (512 KB) 350 * fff40000 - fff7ffff Pri U-Boot Environment (256 KB) 351 * fff00000 - fff3ffff Pri FDT (256KB) 352 * fef00000 - ffefffff Pri OS image (16MB) 353 * f8000000 - feefffff Pri OS Use/Filesystem (111MB) 354 * 355 * f7f80000 - f7ffffff Sec U-Boot (512 KB) 356 * f7f40000 - f7f7ffff Sec U-Boot Environment (256 KB) 357 * f7f00000 - f7f3ffff Sec FDT (256KB) 358 * f6f00000 - f7efffff Sec OS image (16MB) 359 * f0000000 - f6efffff Sec OS Use/Filesystem (111MB) 360 */ 361 #define CONFIG_UBOOT1_ENV_ADDR __stringify(0xfff80000) 362 #define CONFIG_UBOOT2_ENV_ADDR __stringify(0xf7f80000) 363 #define CONFIG_FDT1_ENV_ADDR __stringify(0xfff00000) 364 #define CONFIG_FDT2_ENV_ADDR __stringify(0xf7f00000) 365 #define CONFIG_OS1_ENV_ADDR __stringify(0xfef00000) 366 #define CONFIG_OS2_ENV_ADDR __stringify(0xf6f00000) 367 368 #define CONFIG_PROG_UBOOT1 \ 369 "$download_cmd $loadaddr $ubootfile; " \ 370 "if test $? -eq 0; then " \ 371 "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; " \ 372 "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; " \ 373 "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; " \ 374 "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; " \ 375 "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; " \ 376 "if test $? -ne 0; then " \ 377 "echo PROGRAM FAILED; " \ 378 "else; " \ 379 "echo PROGRAM SUCCEEDED; " \ 380 "fi; " \ 381 "else; " \ 382 "echo DOWNLOAD FAILED; " \ 383 "fi;" 384 385 #define CONFIG_PROG_UBOOT2 \ 386 "$download_cmd $loadaddr $ubootfile; " \ 387 "if test $? -eq 0; then " \ 388 "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; " \ 389 "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; " \ 390 "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; " \ 391 "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; " \ 392 "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; " \ 393 "if test $? -ne 0; then " \ 394 "echo PROGRAM FAILED; " \ 395 "else; " \ 396 "echo PROGRAM SUCCEEDED; " \ 397 "fi; " \ 398 "else; " \ 399 "echo DOWNLOAD FAILED; " \ 400 "fi;" 401 402 #define CONFIG_BOOT_OS_NET \ 403 "$download_cmd $osaddr $osfile; " \ 404 "if test $? -eq 0; then " \ 405 "if test -n $fdtaddr; then " \ 406 "$download_cmd $fdtaddr $fdtfile; " \ 407 "if test $? -eq 0; then " \ 408 "bootm $osaddr - $fdtaddr; " \ 409 "else; " \ 410 "echo FDT DOWNLOAD FAILED; " \ 411 "fi; " \ 412 "else; " \ 413 "bootm $osaddr; " \ 414 "fi; " \ 415 "else; " \ 416 "echo OS DOWNLOAD FAILED; " \ 417 "fi;" 418 419 #define CONFIG_PROG_OS1 \ 420 "$download_cmd $osaddr $osfile; " \ 421 "if test $? -eq 0; then " \ 422 "erase "CONFIG_OS1_ENV_ADDR" +$filesize; " \ 423 "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \ 424 "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \ 425 "if test $? -ne 0; then " \ 426 "echo OS PROGRAM FAILED; " \ 427 "else; " \ 428 "echo OS PROGRAM SUCCEEDED; " \ 429 "fi; " \ 430 "else; " \ 431 "echo OS DOWNLOAD FAILED; " \ 432 "fi;" 433 434 #define CONFIG_PROG_OS2 \ 435 "$download_cmd $osaddr $osfile; " \ 436 "if test $? -eq 0; then " \ 437 "erase "CONFIG_OS2_ENV_ADDR" +$filesize; " \ 438 "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \ 439 "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \ 440 "if test $? -ne 0; then " \ 441 "echo OS PROGRAM FAILED; " \ 442 "else; " \ 443 "echo OS PROGRAM SUCCEEDED; " \ 444 "fi; " \ 445 "else; " \ 446 "echo OS DOWNLOAD FAILED; " \ 447 "fi;" 448 449 #define CONFIG_PROG_FDT1 \ 450 "$download_cmd $fdtaddr $fdtfile; " \ 451 "if test $? -eq 0; then " \ 452 "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;" \ 453 "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \ 454 "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \ 455 "if test $? -ne 0; then " \ 456 "echo FDT PROGRAM FAILED; " \ 457 "else; " \ 458 "echo FDT PROGRAM SUCCEEDED; " \ 459 "fi; " \ 460 "else; " \ 461 "echo FDT DOWNLOAD FAILED; " \ 462 "fi;" 463 464 #define CONFIG_PROG_FDT2 \ 465 "$download_cmd $fdtaddr $fdtfile; " \ 466 "if test $? -eq 0; then " \ 467 "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;" \ 468 "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \ 469 "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \ 470 "if test $? -ne 0; then " \ 471 "echo FDT PROGRAM FAILED; " \ 472 "else; " \ 473 "echo FDT PROGRAM SUCCEEDED; " \ 474 "fi; " \ 475 "else; " \ 476 "echo FDT DOWNLOAD FAILED; " \ 477 "fi;" 478 479 #define CONFIG_EXTRA_ENV_SETTINGS \ 480 "autoload=yes\0" \ 481 "download_cmd=tftp\0" \ 482 "console_args=console=ttyS0,115200\0" \ 483 "root_args=root=/dev/nfs rw\0" \ 484 "misc_args=ip=on\0" \ 485 "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \ 486 "bootfile=/home/user/file\0" \ 487 "osfile=/home/user/board.uImage\0" \ 488 "fdtfile=/home/user/board.dtb\0" \ 489 "ubootfile=/home/user/u-boot.bin\0" \ 490 "fdtaddr=0x1e00000\0" \ 491 "osaddr=0x1000000\0" \ 492 "loadaddr=0x1000000\0" \ 493 "prog_uboot1="CONFIG_PROG_UBOOT1"\0" \ 494 "prog_uboot2="CONFIG_PROG_UBOOT2"\0" \ 495 "prog_os1="CONFIG_PROG_OS1"\0" \ 496 "prog_os2="CONFIG_PROG_OS2"\0" \ 497 "prog_fdt1="CONFIG_PROG_FDT1"\0" \ 498 "prog_fdt2="CONFIG_PROG_FDT2"\0" \ 499 "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \ 500 "bootcmd_flash1=run set_bootargs; " \ 501 "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\ 502 "bootcmd_flash2=run set_bootargs; " \ 503 "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\ 504 "bootcmd=run bootcmd_flash1\0" 505 #endif /* __CONFIG_H */ 506