1 /*
2  * Copyright 2008 Extreme Engineering Solutions, Inc.
3  * Copyright 2007-2008 Freescale Semiconductor, Inc.
4  *
5  * SPDX-License-Identifier:	GPL-2.0+
6  */
7 
8 /*
9  * xpedite537x board configuration file
10  */
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13 
14 /*
15  * High Level Configuration Options
16  */
17 #define CONFIG_SYS_BOARD_NAME	"XPedite5370"
18 #define CONFIG_SYS_FORM_3U_VPX	1
19 #define CONFIG_BOARD_EARLY_INIT_R	/* Call board_pre_init */
20 
21 #ifndef CONFIG_SYS_TEXT_BASE
22 #define CONFIG_SYS_TEXT_BASE	0xfff80000
23 #endif
24 
25 #define CONFIG_PCI_SCAN_SHOW	1	/* show pci devices on startup */
26 #define CONFIG_PCIE1		1	/* PCIE controller 1 */
27 #define CONFIG_PCIE2		1	/* PCIE controller 2 */
28 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
29 #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
30 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
31 #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
32 #define CONFIG_FSL_ELBC		1
33 
34 /*
35  * Multicore config
36  */
37 #define CONFIG_MP
38 #define CONFIG_BPTR_VIRT_ADDR	0xee000000	/* virt boot page address */
39 #define CONFIG_MPC8xxx_DISABLE_BPTR		/* Don't leave BPTR enabled */
40 
41 /*
42  * DDR config
43  */
44 #undef CONFIG_FSL_DDR_INTERACTIVE
45 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
46 #define CONFIG_DDR_SPD
47 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
48 #define SPD_EEPROM_ADDRESS1		0x54	/* Both channels use the */
49 #define SPD_EEPROM_ADDRESS2		0x54	/* same SPD data         */
50 #define SPD_EEPROM_OFFSET		0x200	/* OFFSET of SPD in EEPROM */
51 #define CONFIG_NUM_DDR_CONTROLLERS	2
52 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
53 #define CONFIG_CHIP_SELECTS_PER_CTRL	1
54 #define CONFIG_DDR_ECC
55 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
56 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000 /* DDR is system memory*/
57 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
58 #define CONFIG_VERY_BIG_RAM
59 
60 #ifndef __ASSEMBLY__
61 extern unsigned long get_board_sys_clk(unsigned long dummy);
62 extern unsigned long get_board_ddr_clk(unsigned long dummy);
63 #endif
64 
65 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /* sysclk for MPC85xx */
66 #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk(0) /* ddrclk for MPC85xx */
67 
68 /*
69  * These can be toggled for performance analysis, otherwise use default.
70  */
71 #define CONFIG_L2_CACHE			/* toggle L2 cache */
72 #define CONFIG_BTB			/* toggle branch predition */
73 #define CONFIG_ENABLE_36BIT_PHYS	1
74 
75 #define CONFIG_SYS_CCSRBAR		0xef000000
76 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
77 
78 /*
79  * Diagnostics
80  */
81 #define CONFIG_SYS_ALT_MEMTEST
82 #define CONFIG_SYS_MEMTEST_START	0x10000000
83 #define CONFIG_SYS_MEMTEST_END		0x20000000
84 #define CONFIG_POST			(CONFIG_SYS_POST_MEMORY | \
85 					 CONFIG_SYS_POST_I2C)
86 #define I2C_ADDR_LIST			{CONFIG_SYS_I2C_DS1621_ADDR,	\
87 					 CONFIG_SYS_I2C_DS4510_ADDR,	\
88 					 CONFIG_SYS_I2C_EEPROM_ADDR,	\
89 					 CONFIG_SYS_I2C_LM90_ADDR,	\
90 					 CONFIG_SYS_I2C_PCA953X_ADDR0,	\
91 					 CONFIG_SYS_I2C_PCA953X_ADDR1,	\
92 					 CONFIG_SYS_I2C_PCA953X_ADDR2,	\
93 					 CONFIG_SYS_I2C_PCA953X_ADDR3,	\
94 					 CONFIG_SYS_I2C_PEX8518_ADDR,	\
95 					 CONFIG_SYS_I2C_RTC_ADDR}
96 /* The XPedite5370 can host an XMC which has an EEPROM at address 0x50 */
97 #define I2C_ADDR_IGNORE_LIST		{0x50}
98 
99 /*
100  * Memory map
101  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
102  * 0x8000_0000	0xbfff_ffff	PCIe1 Mem		1G non-cacheable
103  * 0xc000_0000	0xcfff_ffff	PCIe2 Mem		256M non-cacheable
104  * 0xe000_0000	0xe7ff_ffff	SRAM/SSRAM/L1 Cache	128M non-cacheable
105  * 0xe800_0000	0xe87f_ffff	PCIe1 IO		8M non-cacheable
106  * 0xe880_0000	0xe8ff_ffff	PCIe2 IO		8M non-cacheable
107  * 0xee00_0000	0xee00_ffff	Boot page translation	4K non-cacheable
108  * 0xef00_0000	0xef0f_ffff	CCSR/IMMR		1M non-cacheable
109  * 0xef80_0000	0xef8f_ffff	NAND Flash		1M non-cacheable
110  * 0xf000_0000	0xf7ff_ffff	NOR Flash 2		128M non-cacheable
111  * 0xf800_0000	0xffff_ffff	NOR Flash 1		128M non-cacheable
112  */
113 
114 #define CONFIG_SYS_LBC_LCRR	(LCRR_CLKDIV_8 | LCRR_EADC_3)
115 
116 /*
117  * NAND flash configuration
118  */
119 #define CONFIG_SYS_NAND_BASE		0xef800000
120 #define CONFIG_SYS_NAND_BASE2		0xef840000 /* Unused at this time */
121 #define CONFIG_SYS_NAND_BASE_LIST	{CONFIG_SYS_NAND_BASE, \
122 					 CONFIG_SYS_NAND_BASE2}
123 #define CONFIG_SYS_MAX_NAND_DEVICE	2
124 #define CONFIG_NAND_FSL_ELBC
125 
126 /*
127  * NOR flash configuration
128  */
129 #define CONFIG_SYS_FLASH_BASE		0xf8000000
130 #define CONFIG_SYS_FLASH_BASE2		0xf0000000
131 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
132 #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
133 #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
134 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
135 #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
136 #define CONFIG_FLASH_CFI_DRIVER
137 #define CONFIG_SYS_FLASH_CFI
138 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
139 #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST	{ {0xfff40000, 0xc0000}, \
140 						  {0xf7f40000, 0xc0000} }
141 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
142 
143 /*
144  * Chip select configuration
145  */
146 /* NOR Flash 0 on CS0 */
147 #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE	| \
148 				 BR_PS_16		| \
149 				 BR_V)
150 #define CONFIG_SYS_OR0_PRELIM	(OR_AM_128MB		| \
151 				 OR_GPCM_CSNT		| \
152 				 OR_GPCM_XACS		| \
153 				 OR_GPCM_ACS_DIV2	| \
154 				 OR_GPCM_SCY_8		| \
155 				 OR_GPCM_TRLX		| \
156 				 OR_GPCM_EHTR		| \
157 				 OR_GPCM_EAD)
158 
159 /* NOR Flash 1 on CS1 */
160 #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_FLASH_BASE2	| \
161 				 BR_PS_16		| \
162 				 BR_V)
163 #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_OR0_PRELIM
164 
165 /* NAND flash on CS2 */
166 #define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_NAND_BASE	| \
167 				 (2<<BR_DECC_SHIFT)	| \
168 				 BR_PS_8		| \
169 				 BR_MS_FCM		| \
170 				 BR_V)
171 
172 /* NAND flash on CS2 */
173 #define CONFIG_SYS_OR2_PRELIM	(OR_AM_256KB	| \
174 				 OR_FCM_PGS	| \
175 				 OR_FCM_CSCT	| \
176 				 OR_FCM_CST	| \
177 				 OR_FCM_CHT	| \
178 				 OR_FCM_SCY_1	| \
179 				 OR_FCM_TRLX	| \
180 				 OR_FCM_EHTR)
181 
182 /* NAND flash on CS3 */
183 #define CONFIG_SYS_BR3_PRELIM	(CONFIG_SYS_NAND_BASE2	| \
184 				 (2<<BR_DECC_SHIFT)	| \
185 				 BR_PS_8		| \
186 				 BR_MS_FCM		| \
187 				 BR_V)
188 #define CONFIG_SYS_OR3_PRELIM	CONFIG_SYS_OR2_PRELIM
189 
190 /*
191  * Use L1 as initial stack
192  */
193 #define CONFIG_SYS_INIT_RAM_LOCK	1
194 #define CONFIG_SYS_INIT_RAM_ADDR	0xe0000000
195 #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
196 
197 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
198 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
199 
200 #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */
201 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
202 
203 /*
204  * Serial Port
205  */
206 #define CONFIG_CONS_INDEX		1
207 #define CONFIG_SYS_NS16550_SERIAL
208 #define CONFIG_SYS_NS16550_REG_SIZE	1
209 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
210 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
211 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
212 #define CONFIG_SYS_BAUDRATE_TABLE	\
213 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
214 #define CONFIG_BAUDRATE			115200
215 #define CONFIG_LOADS_ECHO		1	/* echo on for serial download */
216 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
217 
218 /*
219  * I2C
220  */
221 #define CONFIG_SYS_I2C
222 #define CONFIG_SYS_I2C_FSL
223 #define CONFIG_SYS_FSL_I2C_SPEED	400000
224 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
225 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
226 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
227 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
228 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
229 #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
230 
231 /* PEX8518 slave I2C interface */
232 #define CONFIG_SYS_I2C_PEX8518_ADDR	0x70
233 
234 /* I2C DS1631 temperature sensor */
235 #define CONFIG_SYS_I2C_DS1621_ADDR	0x48
236 #define CONFIG_DTT_DS1621
237 #define CONFIG_DTT_SENSORS		{ 0 }
238 #define CONFIG_SYS_I2C_LM90_ADDR	0x4c
239 
240 /* I2C EEPROM - AT24C128B */
241 #define CONFIG_SYS_I2C_EEPROM_ADDR		0x54
242 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		2
243 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	6	/* 64 byte pages */
244 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10	/* take up to 10 msec */
245 
246 /* I2C RTC */
247 #define CONFIG_RTC_M41T11		1
248 #define CONFIG_SYS_I2C_RTC_ADDR		0x68
249 #define CONFIG_SYS_M41T11_BASE_YEAR	2000
250 
251 /* GPIO/EEPROM/SRAM */
252 #define CONFIG_DS4510
253 #define CONFIG_SYS_I2C_DS4510_ADDR	0x51
254 
255 /* GPIO */
256 #define CONFIG_PCA953X
257 #define CONFIG_SYS_I2C_PCA953X_ADDR0	0x18
258 #define CONFIG_SYS_I2C_PCA953X_ADDR1	0x1c
259 #define CONFIG_SYS_I2C_PCA953X_ADDR2	0x1e
260 #define CONFIG_SYS_I2C_PCA953X_ADDR3	0x1f
261 #define CONFIG_SYS_I2C_PCA953X_ADDR	CONFIG_SYS_I2C_PCA953X_ADDR0
262 
263 /*
264  * PU = pulled high, PD = pulled low
265  * I = input, O = output, IO = input/output
266  */
267 /* PCA9557 @ 0x18*/
268 #define CONFIG_SYS_PCA953X_C0_SER0_EN		0x01 /* PU; UART0 enable (1: enabled) */
269 #define CONFIG_SYS_PCA953X_C0_SER0_MODE		0x02 /* PU; UART0 serial mode select */
270 #define CONFIG_SYS_PCA953X_C0_SER1_EN		0x04 /* PU; UART1 enable (1: enabled) */
271 #define CONFIG_SYS_PCA953X_C0_SER1_MODE		0x08 /* PU; UART1 serial mode select */
272 #define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS	0x10 /* PU; Boot flash CS select */
273 #define CONFIG_SYS_PCA953X_NVM_WP		0x20 /* PU; Set to 0 to enable NVM writing */
274 #define CONFIG_SYS_PCA953X_C0_VCORE_VID2	0x40 /* VID2 of ISL6262 */
275 #define CONFIG_SYS_PCA953X_C0_VCORE_VID3	0x80 /* VID3 of ISL6262 */
276 
277 /* PCA9557 @ 0x1c*/
278 #define CONFIG_SYS_PCA953X_XMC0_ROOT0		0x01 /* PU; Low if XMC is RC */
279 #define CONFIG_SYS_PCA953X_XMC0_MVMR0		0x02 /* XMC EEPROM write protect */
280 #define CONFIG_SYS_PCA953X_XMC0_WAKE		0x04 /* PU; XMC wake */
281 #define CONFIG_SYS_PCA953X_XMC0_BIST		0x08 /* PU; XMC built in self test */
282 #define CONFIG_SYS_PCA953X_XMC_PRESENT		0x10 /* PU; Low if XMC module installed */
283 #define CONFIG_SYS_PCA953X_PMC_PRESENT		0x20 /* PU; Low if PMC module installed */
284 #define CONFIG_SYS_PCA953X_PMC0_MONARCH		0x40 /* PMC monarch mode enable */
285 #define CONFIG_SYS_PCA953X_PMC0_EREADY		0x80 /* PU; PMC PCI eready */
286 
287 /* PCA9557 @ 0x1e*/
288 #define CONFIG_SYS_PCA953X_P0_GA0		0x01 /* PU; VPX Geographical address */
289 #define CONFIG_SYS_PCA953X_P0_GA1		0x02 /* PU; VPX Geographical address */
290 #define CONFIG_SYS_PCA953X_P0_GA2		0x04 /* PU; VPX Geographical address */
291 #define CONFIG_SYS_PCA953X_P0_GA3		0x08 /* PU; VPX Geographical address */
292 #define CONFIG_SYS_PCA953X_P0_GA4		0x10 /* PU; VPX Geographical address */
293 #define CONFIG_SYS_PCA953X_P0_GAP		0x20 /* PU; tied to VPX P0.GAP */
294 #define CONFIG_SYS_PCA953X_P1_SYSEN		0x80 /* PU; Pulled high; tied to VPX P1.SYSCON */
295 
296 /* PCA9557 @ 0x1f */
297 #define CONFIG_SYS_PCA953X_GPIO_VPX0		0x01 /* PU */
298 #define CONFIG_SYS_PCA953X_GPIO_VPX1		0x02 /* PU */
299 #define CONFIG_SYS_PCA953X_GPIO_VPX2		0x04 /* PU */
300 #define CONFIG_SYS_PCA953X_GPIO_VPX3		0x08 /* PU */
301 #define CONFIG_SYS_PCA953X_VPX_FRU_WRCTL	0x10 /* PD; I2C master source for FRU SEEPROM */
302 
303 /*
304  * General PCI
305  * Memory space is mapped 1-1, but I/O space must start from 0.
306  */
307 /* PCIE1 - VPX P1 */
308 #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
309 #define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BUS
310 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x40000000	/* 1G */
311 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
312 #define CONFIG_SYS_PCIE1_IO_PHYS	0xe8000000
313 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000	/* 8M */
314 
315 /* PCIE2 - PEX8518 */
316 #define CONFIG_SYS_PCIE2_MEM_BUS	0xc0000000
317 #define CONFIG_SYS_PCIE2_MEM_PHYS	CONFIG_SYS_PCIE2_MEM_BUS
318 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
319 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
320 #define CONFIG_SYS_PCIE2_IO_PHYS	0xe8800000
321 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00800000	/* 8M */
322 
323 /*
324  * Networking options
325  */
326 #define CONFIG_TSEC_ENET		/* tsec ethernet support */
327 #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
328 #define CONFIG_TSEC_TBI
329 #define CONFIG_MII		1	/* MII PHY management */
330 #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
331 #define CONFIG_ETHPRIME		"eTSEC2"
332 
333 /*
334  * In-band SGMII auto-negotiation between TBI and BCM5482S PHY fails, force
335  * 1000mbps SGMII link
336  */
337 #define CONFIG_TSEC_TBICR_SETTINGS ( \
338 		TBICR_PHY_RESET \
339 		| TBICR_FULL_DUPLEX \
340 		| TBICR_SPEED1_SET \
341 		)
342 
343 #define CONFIG_TSEC1		1
344 #define CONFIG_TSEC1_NAME	"eTSEC1"
345 #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
346 #define TSEC1_PHY_ADDR		1
347 #define TSEC1_PHYIDX		0
348 #define CONFIG_HAS_ETH0
349 
350 #define CONFIG_TSEC2		1
351 #define CONFIG_TSEC2_NAME	"eTSEC2"
352 #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
353 #define TSEC2_PHY_ADDR		2
354 #define TSEC2_PHYIDX		0
355 #define CONFIG_HAS_ETH1
356 
357 /*
358  * Command configuration.
359  */
360 #define CONFIG_CMD_DATE
361 #define CONFIG_CMD_DS4510
362 #define CONFIG_CMD_DS4510_INFO
363 #define CONFIG_CMD_DTT
364 #define CONFIG_CMD_EEPROM
365 #define CONFIG_CMD_JFFS2
366 #define CONFIG_CMD_NAND
367 #define CONFIG_CMD_PCA953X
368 #define CONFIG_CMD_PCA953X_INFO
369 #define CONFIG_CMD_PCI
370 #define CONFIG_CMD_PCI_ENUM
371 #define CONFIG_CMD_REGINFO
372 
373 /*
374  * Miscellaneous configurable options
375  */
376 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
377 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
378 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
379 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
380 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
381 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
382 #define CONFIG_CMDLINE_EDITING	1		/* add command line history	*/
383 #define CONFIG_AUTO_COMPLETE	1		/* add autocompletion support */
384 #define CONFIG_LOADADDR		0x1000000	/* default location for tftp and bootm */
385 #define CONFIG_PANIC_HANG			/* do not reset board on panic */
386 #define CONFIG_PREBOOT				/* enable preboot variable */
387 #define CONFIG_INTEGRITY			/* support booting INTEGRITY OS */
388 
389 /*
390  * For booting Linux, the board info and command line data
391  * have to be in the first 16 MB of memory, since this is
392  * the maximum mapped by the Linux kernel during initialization.
393  */
394 #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
395 #define CONFIG_SYS_BOOTM_LEN	(16 << 20)	/* Increase max gunzip size */
396 
397 /*
398  * Environment Configuration
399  */
400 #define CONFIG_ENV_IS_IN_FLASH	1
401 #define CONFIG_ENV_SECT_SIZE	0x20000		/* 128k (one sector) for env */
402 #define CONFIG_ENV_SIZE		0x8000
403 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - (256 * 1024))
404 
405 /*
406  * Flash memory map:
407  * fff80000 - ffffffff     Pri U-Boot (512 KB)
408  * fff40000 - fff7ffff     Pri U-Boot Environment (256 KB)
409  * fff00000 - fff3ffff     Pri FDT (256KB)
410  * fef00000 - ffefffff     Pri OS image (16MB)
411  * f8000000 - feefffff     Pri OS Use/Filesystem (111MB)
412  *
413  * f7f80000 - f7ffffff     Sec U-Boot (512 KB)
414  * f7f40000 - f7f7ffff     Sec U-Boot Environment (256 KB)
415  * f7f00000 - f7f3ffff     Sec FDT (256KB)
416  * f6f00000 - f7efffff     Sec OS image (16MB)
417  * f0000000 - f6efffff     Sec OS Use/Filesystem (111MB)
418  */
419 #define CONFIG_UBOOT1_ENV_ADDR	__stringify(0xfff80000)
420 #define CONFIG_UBOOT2_ENV_ADDR	__stringify(0xf7f80000)
421 #define CONFIG_FDT1_ENV_ADDR	__stringify(0xfff00000)
422 #define CONFIG_FDT2_ENV_ADDR	__stringify(0xf7f00000)
423 #define CONFIG_OS1_ENV_ADDR	__stringify(0xfef00000)
424 #define CONFIG_OS2_ENV_ADDR	__stringify(0xf6f00000)
425 
426 #define CONFIG_PROG_UBOOT1						\
427 	"$download_cmd $loadaddr $ubootfile; "				\
428 	"if test $? -eq 0; then "					\
429 		"protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
430 		"erase "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
431 		"cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; "	\
432 		"protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
433 		"cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; "	\
434 		"if test $? -ne 0; then "				\
435 			"echo PROGRAM FAILED; "				\
436 		"else; "						\
437 			"echo PROGRAM SUCCEEDED; "			\
438 		"fi; "							\
439 	"else; "							\
440 		"echo DOWNLOAD FAILED; "				\
441 	"fi;"
442 
443 #define CONFIG_PROG_UBOOT2						\
444 	"$download_cmd $loadaddr $ubootfile; "				\
445 	"if test $? -eq 0; then "					\
446 		"protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
447 		"erase "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
448 		"cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; "	\
449 		"protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
450 		"cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; "	\
451 		"if test $? -ne 0; then "				\
452 			"echo PROGRAM FAILED; "				\
453 		"else; "						\
454 			"echo PROGRAM SUCCEEDED; "			\
455 		"fi; "							\
456 	"else; "							\
457 		"echo DOWNLOAD FAILED; "				\
458 	"fi;"
459 
460 #define CONFIG_BOOT_OS_NET						\
461 	"$download_cmd $osaddr $osfile; "				\
462 	"if test $? -eq 0; then "					\
463 		"if test -n $fdtaddr; then "				\
464 			"$download_cmd $fdtaddr $fdtfile; "		\
465 			"if test $? -eq 0; then "			\
466 				"bootm $osaddr - $fdtaddr; "		\
467 			"else; "					\
468 				"echo FDT DOWNLOAD FAILED; "		\
469 			"fi; "						\
470 		"else; "						\
471 			"bootm $osaddr; "				\
472 		"fi; "							\
473 	"else; "							\
474 		"echo OS DOWNLOAD FAILED; "				\
475 	"fi;"
476 
477 #define CONFIG_PROG_OS1							\
478 	"$download_cmd $osaddr $osfile; "				\
479 	"if test $? -eq 0; then "					\
480 		"erase "CONFIG_OS1_ENV_ADDR" +$filesize; "		\
481 		"cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
482 		"cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
483 		"if test $? -ne 0; then "				\
484 			"echo OS PROGRAM FAILED; "			\
485 		"else; "						\
486 			"echo OS PROGRAM SUCCEEDED; "			\
487 		"fi; "							\
488 	"else; "							\
489 		"echo OS DOWNLOAD FAILED; "				\
490 	"fi;"
491 
492 #define CONFIG_PROG_OS2							\
493 	"$download_cmd $osaddr $osfile; "				\
494 	"if test $? -eq 0; then "					\
495 		"erase "CONFIG_OS2_ENV_ADDR" +$filesize; "		\
496 		"cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
497 		"cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
498 		"if test $? -ne 0; then "				\
499 			"echo OS PROGRAM FAILED; "			\
500 		"else; "						\
501 			"echo OS PROGRAM SUCCEEDED; "			\
502 		"fi; "							\
503 	"else; "							\
504 		"echo OS DOWNLOAD FAILED; "				\
505 	"fi;"
506 
507 #define CONFIG_PROG_FDT1						\
508 	"$download_cmd $fdtaddr $fdtfile; "				\
509 	"if test $? -eq 0; then "					\
510 		"erase "CONFIG_FDT1_ENV_ADDR" +$filesize;"		\
511 		"cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
512 		"cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
513 		"if test $? -ne 0; then "				\
514 			"echo FDT PROGRAM FAILED; "			\
515 		"else; "						\
516 			"echo FDT PROGRAM SUCCEEDED; "			\
517 		"fi; "							\
518 	"else; "							\
519 		"echo FDT DOWNLOAD FAILED; "				\
520 	"fi;"
521 
522 #define CONFIG_PROG_FDT2						\
523 	"$download_cmd $fdtaddr $fdtfile; "				\
524 	"if test $? -eq 0; then "					\
525 		"erase "CONFIG_FDT2_ENV_ADDR" +$filesize;"		\
526 		"cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
527 		"cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
528 		"if test $? -ne 0; then "				\
529 			"echo FDT PROGRAM FAILED; "			\
530 		"else; "						\
531 			"echo FDT PROGRAM SUCCEEDED; "			\
532 		"fi; "							\
533 	"else; "							\
534 		"echo FDT DOWNLOAD FAILED; "				\
535 	"fi;"
536 
537 #define	CONFIG_EXTRA_ENV_SETTINGS					\
538 	"autoload=yes\0"						\
539 	"download_cmd=tftp\0"						\
540 	"console_args=console=ttyS0,115200\0"				\
541 	"root_args=root=/dev/nfs rw\0"					\
542 	"misc_args=ip=on\0"						\
543 	"set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
544 	"bootfile=/home/user/file\0"					\
545 	"osfile=/home/user/board.uImage\0"				\
546 	"fdtfile=/home/user/board.dtb\0"				\
547 	"ubootfile=/home/user/u-boot.bin\0"				\
548 	"fdtaddr=0x1e00000\0"						\
549 	"osaddr=0x1000000\0"						\
550 	"loadaddr=0x1000000\0"						\
551 	"prog_uboot1="CONFIG_PROG_UBOOT1"\0"				\
552 	"prog_uboot2="CONFIG_PROG_UBOOT2"\0"				\
553 	"prog_os1="CONFIG_PROG_OS1"\0"					\
554 	"prog_os2="CONFIG_PROG_OS2"\0"					\
555 	"prog_fdt1="CONFIG_PROG_FDT1"\0"				\
556 	"prog_fdt2="CONFIG_PROG_FDT2"\0"				\
557 	"bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0"		\
558 	"bootcmd_flash1=run set_bootargs; "				\
559 		"bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
560 	"bootcmd_flash2=run set_bootargs; "				\
561 		"bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
562 	"bootcmd=run bootcmd_flash1\0"
563 #endif	/* __CONFIG_H */
564