1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2008 Extreme Engineering Solutions, Inc.
4  * Copyright 2007-2008 Freescale Semiconductor, Inc.
5  */
6 
7 /*
8  * xpedite537x board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12 
13 /*
14  * High Level Configuration Options
15  */
16 #define CONFIG_SYS_BOARD_NAME	"XPedite5370"
17 #define CONFIG_SYS_FORM_3U_VPX	1
18 
19 #define CONFIG_PCI_SCAN_SHOW	1	/* show pci devices on startup */
20 #define CONFIG_PCIE1		1	/* PCIE controller 1 */
21 #define CONFIG_PCIE2		1	/* PCIE controller 2 */
22 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
23 #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
24 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
25 #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
26 
27 /*
28  * Multicore config
29  */
30 #define CONFIG_BPTR_VIRT_ADDR	0xee000000	/* virt boot page address */
31 #define CONFIG_MPC8xxx_DISABLE_BPTR		/* Don't leave BPTR enabled */
32 
33 /*
34  * DDR config
35  */
36 #undef CONFIG_FSL_DDR_INTERACTIVE
37 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
38 #define CONFIG_DDR_SPD
39 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
40 #define SPD_EEPROM_ADDRESS1		0x54	/* Both channels use the */
41 #define SPD_EEPROM_ADDRESS2		0x54	/* same SPD data         */
42 #define SPD_EEPROM_OFFSET		0x200	/* OFFSET of SPD in EEPROM */
43 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
44 #define CONFIG_CHIP_SELECTS_PER_CTRL	1
45 #define CONFIG_DDR_ECC
46 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
47 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000 /* DDR is system memory*/
48 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
49 #define CONFIG_VERY_BIG_RAM
50 
51 #ifndef __ASSEMBLY__
52 extern unsigned long get_board_sys_clk(unsigned long dummy);
53 extern unsigned long get_board_ddr_clk(unsigned long dummy);
54 #endif
55 
56 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /* sysclk for MPC85xx */
57 #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk(0) /* ddrclk for MPC85xx */
58 
59 /*
60  * These can be toggled for performance analysis, otherwise use default.
61  */
62 #define CONFIG_L2_CACHE			/* toggle L2 cache */
63 #define CONFIG_BTB			/* toggle branch predition */
64 #define CONFIG_ENABLE_36BIT_PHYS	1
65 
66 #define CONFIG_SYS_CCSRBAR		0xef000000
67 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
68 
69 /*
70  * Diagnostics
71  */
72 #define CONFIG_SYS_MEMTEST_START	0x10000000
73 #define CONFIG_SYS_MEMTEST_END		0x20000000
74 #define CONFIG_POST			(CONFIG_SYS_POST_MEMORY | \
75 					 CONFIG_SYS_POST_I2C)
76 /* The XPedite5370 can host an XMC which has an EEPROM at address 0x50 */
77 #define I2C_ADDR_IGNORE_LIST		{0x50}
78 
79 /*
80  * Memory map
81  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
82  * 0x8000_0000	0xbfff_ffff	PCIe1 Mem		1G non-cacheable
83  * 0xc000_0000	0xcfff_ffff	PCIe2 Mem		256M non-cacheable
84  * 0xe000_0000	0xe7ff_ffff	SRAM/SSRAM/L1 Cache	128M non-cacheable
85  * 0xe800_0000	0xe87f_ffff	PCIe1 IO		8M non-cacheable
86  * 0xe880_0000	0xe8ff_ffff	PCIe2 IO		8M non-cacheable
87  * 0xee00_0000	0xee00_ffff	Boot page translation	4K non-cacheable
88  * 0xef00_0000	0xef0f_ffff	CCSR/IMMR		1M non-cacheable
89  * 0xef80_0000	0xef8f_ffff	NAND Flash		1M non-cacheable
90  * 0xf000_0000	0xf7ff_ffff	NOR Flash 2		128M non-cacheable
91  * 0xf800_0000	0xffff_ffff	NOR Flash 1		128M non-cacheable
92  */
93 
94 #define CONFIG_SYS_LBC_LCRR	(LCRR_CLKDIV_8 | LCRR_EADC_3)
95 
96 /*
97  * NAND flash configuration
98  */
99 #define CONFIG_SYS_NAND_BASE		0xef800000
100 #define CONFIG_SYS_NAND_BASE2		0xef840000 /* Unused at this time */
101 #define CONFIG_SYS_NAND_BASE_LIST	{CONFIG_SYS_NAND_BASE, \
102 					 CONFIG_SYS_NAND_BASE2}
103 #define CONFIG_SYS_MAX_NAND_DEVICE	2
104 #define CONFIG_NAND_FSL_ELBC
105 
106 /*
107  * NOR flash configuration
108  */
109 #define CONFIG_SYS_FLASH_BASE		0xf8000000
110 #define CONFIG_SYS_FLASH_BASE2		0xf0000000
111 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
112 #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
113 #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
114 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
115 #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
116 #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST	{ {0xfff40000, 0xc0000}, \
117 						  {0xf7f40000, 0xc0000} }
118 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
119 
120 /*
121  * Chip select configuration
122  */
123 /* NOR Flash 0 on CS0 */
124 #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE	| \
125 				 BR_PS_16		| \
126 				 BR_V)
127 #define CONFIG_SYS_OR0_PRELIM	(OR_AM_128MB		| \
128 				 OR_GPCM_CSNT		| \
129 				 OR_GPCM_XACS		| \
130 				 OR_GPCM_ACS_DIV2	| \
131 				 OR_GPCM_SCY_8		| \
132 				 OR_GPCM_TRLX		| \
133 				 OR_GPCM_EHTR		| \
134 				 OR_GPCM_EAD)
135 
136 /* NOR Flash 1 on CS1 */
137 #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_FLASH_BASE2	| \
138 				 BR_PS_16		| \
139 				 BR_V)
140 #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_OR0_PRELIM
141 
142 /* NAND flash on CS2 */
143 #define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_NAND_BASE	| \
144 				 (2<<BR_DECC_SHIFT)	| \
145 				 BR_PS_8		| \
146 				 BR_MS_FCM		| \
147 				 BR_V)
148 
149 /* NAND flash on CS2 */
150 #define CONFIG_SYS_OR2_PRELIM	(OR_AM_256KB	| \
151 				 OR_FCM_PGS	| \
152 				 OR_FCM_CSCT	| \
153 				 OR_FCM_CST	| \
154 				 OR_FCM_CHT	| \
155 				 OR_FCM_SCY_1	| \
156 				 OR_FCM_TRLX	| \
157 				 OR_FCM_EHTR)
158 
159 /* NAND flash on CS3 */
160 #define CONFIG_SYS_BR3_PRELIM	(CONFIG_SYS_NAND_BASE2	| \
161 				 (2<<BR_DECC_SHIFT)	| \
162 				 BR_PS_8		| \
163 				 BR_MS_FCM		| \
164 				 BR_V)
165 #define CONFIG_SYS_OR3_PRELIM	CONFIG_SYS_OR2_PRELIM
166 
167 /*
168  * Use L1 as initial stack
169  */
170 #define CONFIG_SYS_INIT_RAM_LOCK	1
171 #define CONFIG_SYS_INIT_RAM_ADDR	0xe0000000
172 #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
173 
174 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
175 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
176 
177 #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */
178 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
179 
180 /*
181  * Serial Port
182  */
183 #define CONFIG_SYS_NS16550_SERIAL
184 #define CONFIG_SYS_NS16550_REG_SIZE	1
185 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
186 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
187 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
188 #define CONFIG_SYS_BAUDRATE_TABLE	\
189 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
190 #define CONFIG_LOADS_ECHO		1	/* echo on for serial download */
191 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
192 
193 /*
194  * I2C
195  */
196 #define CONFIG_SYS_I2C
197 #define CONFIG_SYS_I2C_FSL
198 #define CONFIG_SYS_FSL_I2C_SPEED	400000
199 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
200 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
201 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
202 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
203 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
204 #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
205 
206 /* PEX8518 slave I2C interface */
207 #define CONFIG_SYS_I2C_PEX8518_ADDR	0x70
208 
209 /* I2C DS1631 temperature sensor */
210 #define CONFIG_SYS_I2C_LM90_ADDR	0x4c
211 
212 /* I2C EEPROM - AT24C128B */
213 #define CONFIG_SYS_I2C_EEPROM_ADDR		0x54
214 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		2
215 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	6	/* 64 byte pages */
216 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10	/* take up to 10 msec */
217 
218 /* I2C RTC */
219 #define CONFIG_RTC_M41T11		1
220 #define CONFIG_SYS_I2C_RTC_ADDR		0x68
221 #define CONFIG_SYS_M41T11_BASE_YEAR	2000
222 
223 /* GPIO */
224 #define CONFIG_PCA953X
225 #define CONFIG_SYS_I2C_PCA953X_ADDR0	0x18
226 #define CONFIG_SYS_I2C_PCA953X_ADDR1	0x1c
227 #define CONFIG_SYS_I2C_PCA953X_ADDR2	0x1e
228 #define CONFIG_SYS_I2C_PCA953X_ADDR3	0x1f
229 #define CONFIG_SYS_I2C_PCA953X_ADDR	CONFIG_SYS_I2C_PCA953X_ADDR0
230 
231 /*
232  * PU = pulled high, PD = pulled low
233  * I = input, O = output, IO = input/output
234  */
235 /* PCA9557 @ 0x18*/
236 #define CONFIG_SYS_PCA953X_C0_SER0_EN		0x01 /* PU; UART0 enable (1: enabled) */
237 #define CONFIG_SYS_PCA953X_C0_SER0_MODE		0x02 /* PU; UART0 serial mode select */
238 #define CONFIG_SYS_PCA953X_C0_SER1_EN		0x04 /* PU; UART1 enable (1: enabled) */
239 #define CONFIG_SYS_PCA953X_C0_SER1_MODE		0x08 /* PU; UART1 serial mode select */
240 #define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS	0x10 /* PU; Boot flash CS select */
241 #define CONFIG_SYS_PCA953X_NVM_WP		0x20 /* PU; Set to 0 to enable NVM writing */
242 #define CONFIG_SYS_PCA953X_C0_VCORE_VID2	0x40 /* VID2 of ISL6262 */
243 #define CONFIG_SYS_PCA953X_C0_VCORE_VID3	0x80 /* VID3 of ISL6262 */
244 
245 /* PCA9557 @ 0x1c*/
246 #define CONFIG_SYS_PCA953X_XMC0_ROOT0		0x01 /* PU; Low if XMC is RC */
247 #define CONFIG_SYS_PCA953X_XMC0_MVMR0		0x02 /* XMC EEPROM write protect */
248 #define CONFIG_SYS_PCA953X_XMC0_WAKE		0x04 /* PU; XMC wake */
249 #define CONFIG_SYS_PCA953X_XMC0_BIST		0x08 /* PU; XMC built in self test */
250 #define CONFIG_SYS_PCA953X_XMC_PRESENT		0x10 /* PU; Low if XMC module installed */
251 #define CONFIG_SYS_PCA953X_PMC_PRESENT		0x20 /* PU; Low if PMC module installed */
252 #define CONFIG_SYS_PCA953X_PMC0_MONARCH		0x40 /* PMC monarch mode enable */
253 #define CONFIG_SYS_PCA953X_PMC0_EREADY		0x80 /* PU; PMC PCI eready */
254 
255 /* PCA9557 @ 0x1e*/
256 #define CONFIG_SYS_PCA953X_P0_GA0		0x01 /* PU; VPX Geographical address */
257 #define CONFIG_SYS_PCA953X_P0_GA1		0x02 /* PU; VPX Geographical address */
258 #define CONFIG_SYS_PCA953X_P0_GA2		0x04 /* PU; VPX Geographical address */
259 #define CONFIG_SYS_PCA953X_P0_GA3		0x08 /* PU; VPX Geographical address */
260 #define CONFIG_SYS_PCA953X_P0_GA4		0x10 /* PU; VPX Geographical address */
261 #define CONFIG_SYS_PCA953X_P0_GAP		0x20 /* PU; tied to VPX P0.GAP */
262 #define CONFIG_SYS_PCA953X_P1_SYSEN		0x80 /* PU; Pulled high; tied to VPX P1.SYSCON */
263 
264 /* PCA9557 @ 0x1f */
265 #define CONFIG_SYS_PCA953X_GPIO_VPX0		0x01 /* PU */
266 #define CONFIG_SYS_PCA953X_GPIO_VPX1		0x02 /* PU */
267 #define CONFIG_SYS_PCA953X_GPIO_VPX2		0x04 /* PU */
268 #define CONFIG_SYS_PCA953X_GPIO_VPX3		0x08 /* PU */
269 #define CONFIG_SYS_PCA953X_VPX_FRU_WRCTL	0x10 /* PD; I2C master source for FRU SEEPROM */
270 
271 /*
272  * General PCI
273  * Memory space is mapped 1-1, but I/O space must start from 0.
274  */
275 /* PCIE1 - VPX P1 */
276 #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
277 #define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BUS
278 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x40000000	/* 1G */
279 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
280 #define CONFIG_SYS_PCIE1_IO_PHYS	0xe8000000
281 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000	/* 8M */
282 
283 /* PCIE2 - PEX8518 */
284 #define CONFIG_SYS_PCIE2_MEM_BUS	0xc0000000
285 #define CONFIG_SYS_PCIE2_MEM_PHYS	CONFIG_SYS_PCIE2_MEM_BUS
286 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
287 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
288 #define CONFIG_SYS_PCIE2_IO_PHYS	0xe8800000
289 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00800000	/* 8M */
290 
291 /*
292  * Networking options
293  */
294 #define CONFIG_TSEC_TBI
295 #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
296 #define CONFIG_ETHPRIME		"eTSEC2"
297 
298 /*
299  * In-band SGMII auto-negotiation between TBI and BCM5482S PHY fails, force
300  * 1000mbps SGMII link
301  */
302 #define CONFIG_TSEC_TBICR_SETTINGS ( \
303 		TBICR_PHY_RESET \
304 		| TBICR_FULL_DUPLEX \
305 		| TBICR_SPEED1_SET \
306 		)
307 
308 #define CONFIG_TSEC1		1
309 #define CONFIG_TSEC1_NAME	"eTSEC1"
310 #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
311 #define TSEC1_PHY_ADDR		1
312 #define TSEC1_PHYIDX		0
313 #define CONFIG_HAS_ETH0
314 
315 #define CONFIG_TSEC2		1
316 #define CONFIG_TSEC2_NAME	"eTSEC2"
317 #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
318 #define TSEC2_PHY_ADDR		2
319 #define TSEC2_PHYIDX		0
320 #define CONFIG_HAS_ETH1
321 
322 /*
323  * Miscellaneous configurable options
324  */
325 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
326 #define CONFIG_LOADADDR		0x1000000	/* default location for tftp and bootm */
327 #define CONFIG_PREBOOT				/* enable preboot variable */
328 #define CONFIG_INTEGRITY			/* support booting INTEGRITY OS */
329 
330 /*
331  * For booting Linux, the board info and command line data
332  * have to be in the first 16 MB of memory, since this is
333  * the maximum mapped by the Linux kernel during initialization.
334  */
335 #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
336 #define CONFIG_SYS_BOOTM_LEN	(16 << 20)	/* Increase max gunzip size */
337 
338 /*
339  * Environment Configuration
340  */
341 #define CONFIG_ENV_SECT_SIZE	0x20000		/* 128k (one sector) for env */
342 #define CONFIG_ENV_SIZE		0x8000
343 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - (256 * 1024))
344 
345 /*
346  * Flash memory map:
347  * fff80000 - ffffffff     Pri U-Boot (512 KB)
348  * fff40000 - fff7ffff     Pri U-Boot Environment (256 KB)
349  * fff00000 - fff3ffff     Pri FDT (256KB)
350  * fef00000 - ffefffff     Pri OS image (16MB)
351  * f8000000 - feefffff     Pri OS Use/Filesystem (111MB)
352  *
353  * f7f80000 - f7ffffff     Sec U-Boot (512 KB)
354  * f7f40000 - f7f7ffff     Sec U-Boot Environment (256 KB)
355  * f7f00000 - f7f3ffff     Sec FDT (256KB)
356  * f6f00000 - f7efffff     Sec OS image (16MB)
357  * f0000000 - f6efffff     Sec OS Use/Filesystem (111MB)
358  */
359 #define CONFIG_UBOOT1_ENV_ADDR	__stringify(0xfff80000)
360 #define CONFIG_UBOOT2_ENV_ADDR	__stringify(0xf7f80000)
361 #define CONFIG_FDT1_ENV_ADDR	__stringify(0xfff00000)
362 #define CONFIG_FDT2_ENV_ADDR	__stringify(0xf7f00000)
363 #define CONFIG_OS1_ENV_ADDR	__stringify(0xfef00000)
364 #define CONFIG_OS2_ENV_ADDR	__stringify(0xf6f00000)
365 
366 #define CONFIG_PROG_UBOOT1						\
367 	"$download_cmd $loadaddr $ubootfile; "				\
368 	"if test $? -eq 0; then "					\
369 		"protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
370 		"erase "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
371 		"cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; "	\
372 		"protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
373 		"cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; "	\
374 		"if test $? -ne 0; then "				\
375 			"echo PROGRAM FAILED; "				\
376 		"else; "						\
377 			"echo PROGRAM SUCCEEDED; "			\
378 		"fi; "							\
379 	"else; "							\
380 		"echo DOWNLOAD FAILED; "				\
381 	"fi;"
382 
383 #define CONFIG_PROG_UBOOT2						\
384 	"$download_cmd $loadaddr $ubootfile; "				\
385 	"if test $? -eq 0; then "					\
386 		"protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
387 		"erase "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
388 		"cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; "	\
389 		"protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
390 		"cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; "	\
391 		"if test $? -ne 0; then "				\
392 			"echo PROGRAM FAILED; "				\
393 		"else; "						\
394 			"echo PROGRAM SUCCEEDED; "			\
395 		"fi; "							\
396 	"else; "							\
397 		"echo DOWNLOAD FAILED; "				\
398 	"fi;"
399 
400 #define CONFIG_BOOT_OS_NET						\
401 	"$download_cmd $osaddr $osfile; "				\
402 	"if test $? -eq 0; then "					\
403 		"if test -n $fdtaddr; then "				\
404 			"$download_cmd $fdtaddr $fdtfile; "		\
405 			"if test $? -eq 0; then "			\
406 				"bootm $osaddr - $fdtaddr; "		\
407 			"else; "					\
408 				"echo FDT DOWNLOAD FAILED; "		\
409 			"fi; "						\
410 		"else; "						\
411 			"bootm $osaddr; "				\
412 		"fi; "							\
413 	"else; "							\
414 		"echo OS DOWNLOAD FAILED; "				\
415 	"fi;"
416 
417 #define CONFIG_PROG_OS1							\
418 	"$download_cmd $osaddr $osfile; "				\
419 	"if test $? -eq 0; then "					\
420 		"erase "CONFIG_OS1_ENV_ADDR" +$filesize; "		\
421 		"cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
422 		"cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
423 		"if test $? -ne 0; then "				\
424 			"echo OS PROGRAM FAILED; "			\
425 		"else; "						\
426 			"echo OS PROGRAM SUCCEEDED; "			\
427 		"fi; "							\
428 	"else; "							\
429 		"echo OS DOWNLOAD FAILED; "				\
430 	"fi;"
431 
432 #define CONFIG_PROG_OS2							\
433 	"$download_cmd $osaddr $osfile; "				\
434 	"if test $? -eq 0; then "					\
435 		"erase "CONFIG_OS2_ENV_ADDR" +$filesize; "		\
436 		"cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
437 		"cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
438 		"if test $? -ne 0; then "				\
439 			"echo OS PROGRAM FAILED; "			\
440 		"else; "						\
441 			"echo OS PROGRAM SUCCEEDED; "			\
442 		"fi; "							\
443 	"else; "							\
444 		"echo OS DOWNLOAD FAILED; "				\
445 	"fi;"
446 
447 #define CONFIG_PROG_FDT1						\
448 	"$download_cmd $fdtaddr $fdtfile; "				\
449 	"if test $? -eq 0; then "					\
450 		"erase "CONFIG_FDT1_ENV_ADDR" +$filesize;"		\
451 		"cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
452 		"cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
453 		"if test $? -ne 0; then "				\
454 			"echo FDT PROGRAM FAILED; "			\
455 		"else; "						\
456 			"echo FDT PROGRAM SUCCEEDED; "			\
457 		"fi; "							\
458 	"else; "							\
459 		"echo FDT DOWNLOAD FAILED; "				\
460 	"fi;"
461 
462 #define CONFIG_PROG_FDT2						\
463 	"$download_cmd $fdtaddr $fdtfile; "				\
464 	"if test $? -eq 0; then "					\
465 		"erase "CONFIG_FDT2_ENV_ADDR" +$filesize;"		\
466 		"cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
467 		"cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
468 		"if test $? -ne 0; then "				\
469 			"echo FDT PROGRAM FAILED; "			\
470 		"else; "						\
471 			"echo FDT PROGRAM SUCCEEDED; "			\
472 		"fi; "							\
473 	"else; "							\
474 		"echo FDT DOWNLOAD FAILED; "				\
475 	"fi;"
476 
477 #define	CONFIG_EXTRA_ENV_SETTINGS					\
478 	"autoload=yes\0"						\
479 	"download_cmd=tftp\0"						\
480 	"console_args=console=ttyS0,115200\0"				\
481 	"root_args=root=/dev/nfs rw\0"					\
482 	"misc_args=ip=on\0"						\
483 	"set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
484 	"bootfile=/home/user/file\0"					\
485 	"osfile=/home/user/board.uImage\0"				\
486 	"fdtfile=/home/user/board.dtb\0"				\
487 	"ubootfile=/home/user/u-boot.bin\0"				\
488 	"fdtaddr=0x1e00000\0"						\
489 	"osaddr=0x1000000\0"						\
490 	"loadaddr=0x1000000\0"						\
491 	"prog_uboot1="CONFIG_PROG_UBOOT1"\0"				\
492 	"prog_uboot2="CONFIG_PROG_UBOOT2"\0"				\
493 	"prog_os1="CONFIG_PROG_OS1"\0"					\
494 	"prog_os2="CONFIG_PROG_OS2"\0"					\
495 	"prog_fdt1="CONFIG_PROG_FDT1"\0"				\
496 	"prog_fdt2="CONFIG_PROG_FDT2"\0"				\
497 	"bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0"		\
498 	"bootcmd_flash1=run set_bootargs; "				\
499 		"bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
500 	"bootcmd_flash2=run set_bootargs; "				\
501 		"bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
502 	"bootcmd=run bootcmd_flash1\0"
503 #endif	/* __CONFIG_H */
504