1 /*
2  * Copyright 2008 Extreme Engineering Solutions, Inc.
3  * Copyright 2007-2008 Freescale Semiconductor, Inc.
4  *
5  * SPDX-License-Identifier:	GPL-2.0+
6  */
7 
8 /*
9  * xpedite537x board configuration file
10  */
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13 
14 /*
15  * High Level Configuration Options
16  */
17 #define CONFIG_BOOKE		1	/* BOOKE */
18 #define CONFIG_E500		1	/* BOOKE e500 family */
19 #define CONFIG_MPC8572		1
20 #define CONFIG_XPEDITE5370	1
21 #define CONFIG_SYS_BOARD_NAME	"XPedite5370"
22 #define CONFIG_SYS_FORM_3U_VPX	1
23 #define CONFIG_BOARD_EARLY_INIT_R	/* Call board_pre_init */
24 
25 #ifndef CONFIG_SYS_TEXT_BASE
26 #define CONFIG_SYS_TEXT_BASE	0xfff80000
27 #endif
28 
29 #define CONFIG_PCI		1	/* Enable PCI/PCIE */
30 #define CONFIG_PCI_PNP		1	/* do pci plug-and-play */
31 #define CONFIG_PCI_SCAN_SHOW	1	/* show pci devices on startup */
32 #define CONFIG_PCIE1		1	/* PCIE controller 1 */
33 #define CONFIG_PCIE2		1	/* PCIE controller 2 */
34 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
35 #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
36 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
37 #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
38 #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
39 #define CONFIG_FSL_ELBC		1
40 
41 /*
42  * Multicore config
43  */
44 #define CONFIG_MP
45 #define CONFIG_BPTR_VIRT_ADDR	0xee000000	/* virt boot page address */
46 #define CONFIG_MPC8xxx_DISABLE_BPTR		/* Don't leave BPTR enabled */
47 
48 /*
49  * DDR config
50  */
51 #define CONFIG_SYS_FSL_DDR2
52 #undef CONFIG_FSL_DDR_INTERACTIVE
53 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
54 #define CONFIG_DDR_SPD
55 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
56 #define SPD_EEPROM_ADDRESS1		0x54	/* Both channels use the */
57 #define SPD_EEPROM_ADDRESS2		0x54	/* same SPD data         */
58 #define SPD_EEPROM_OFFSET		0x200	/* OFFSET of SPD in EEPROM */
59 #define CONFIG_NUM_DDR_CONTROLLERS	2
60 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
61 #define CONFIG_CHIP_SELECTS_PER_CTRL	1
62 #define CONFIG_DDR_ECC
63 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
64 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000 /* DDR is system memory*/
65 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
66 #define CONFIG_VERY_BIG_RAM
67 
68 #ifndef __ASSEMBLY__
69 extern unsigned long get_board_sys_clk(unsigned long dummy);
70 extern unsigned long get_board_ddr_clk(unsigned long dummy);
71 #endif
72 
73 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /* sysclk for MPC85xx */
74 #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk(0) /* ddrclk for MPC85xx */
75 
76 /*
77  * These can be toggled for performance analysis, otherwise use default.
78  */
79 #define CONFIG_L2_CACHE			/* toggle L2 cache */
80 #define CONFIG_BTB			/* toggle branch predition */
81 #define CONFIG_ENABLE_36BIT_PHYS	1
82 
83 #define CONFIG_SYS_CCSRBAR		0xef000000
84 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
85 
86 /*
87  * Diagnostics
88  */
89 #define CONFIG_SYS_ALT_MEMTEST
90 #define CONFIG_SYS_MEMTEST_START	0x10000000
91 #define CONFIG_SYS_MEMTEST_END		0x20000000
92 #define CONFIG_POST			(CONFIG_SYS_POST_MEMORY | \
93 					 CONFIG_SYS_POST_I2C)
94 #define I2C_ADDR_LIST			{CONFIG_SYS_I2C_DS1621_ADDR,	\
95 					 CONFIG_SYS_I2C_DS4510_ADDR,	\
96 					 CONFIG_SYS_I2C_EEPROM_ADDR,	\
97 					 CONFIG_SYS_I2C_LM90_ADDR,	\
98 					 CONFIG_SYS_I2C_PCA953X_ADDR0,	\
99 					 CONFIG_SYS_I2C_PCA953X_ADDR1,	\
100 					 CONFIG_SYS_I2C_PCA953X_ADDR2,	\
101 					 CONFIG_SYS_I2C_PCA953X_ADDR3,	\
102 					 CONFIG_SYS_I2C_PEX8518_ADDR,	\
103 					 CONFIG_SYS_I2C_RTC_ADDR}
104 /* The XPedite5370 can host an XMC which has an EEPROM at address 0x50 */
105 #define I2C_ADDR_IGNORE_LIST		{0x50}
106 
107 /*
108  * Memory map
109  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
110  * 0x8000_0000	0xbfff_ffff	PCIe1 Mem		1G non-cacheable
111  * 0xc000_0000	0xcfff_ffff	PCIe2 Mem		256M non-cacheable
112  * 0xe000_0000	0xe7ff_ffff	SRAM/SSRAM/L1 Cache	128M non-cacheable
113  * 0xe800_0000	0xe87f_ffff	PCIe1 IO		8M non-cacheable
114  * 0xe880_0000	0xe8ff_ffff	PCIe2 IO		8M non-cacheable
115  * 0xee00_0000	0xee00_ffff	Boot page translation	4K non-cacheable
116  * 0xef00_0000	0xef0f_ffff	CCSR/IMMR		1M non-cacheable
117  * 0xef80_0000	0xef8f_ffff	NAND Flash		1M non-cacheable
118  * 0xf000_0000	0xf7ff_ffff	NOR Flash 2		128M non-cacheable
119  * 0xf800_0000	0xffff_ffff	NOR Flash 1		128M non-cacheable
120  */
121 
122 #define CONFIG_SYS_LBC_LCRR	(LCRR_CLKDIV_8 | LCRR_EADC_3)
123 
124 /*
125  * NAND flash configuration
126  */
127 #define CONFIG_SYS_NAND_BASE		0xef800000
128 #define CONFIG_SYS_NAND_BASE2		0xef840000 /* Unused at this time */
129 #define CONFIG_SYS_NAND_BASE_LIST	{CONFIG_SYS_NAND_BASE, \
130 					 CONFIG_SYS_NAND_BASE2}
131 #define CONFIG_SYS_MAX_NAND_DEVICE	2
132 #define CONFIG_NAND_FSL_ELBC
133 
134 /*
135  * NOR flash configuration
136  */
137 #define CONFIG_SYS_FLASH_BASE		0xf8000000
138 #define CONFIG_SYS_FLASH_BASE2		0xf0000000
139 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
140 #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
141 #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
142 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
143 #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
144 #define CONFIG_FLASH_CFI_DRIVER
145 #define CONFIG_SYS_FLASH_CFI
146 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
147 #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST	{ {0xfff40000, 0xc0000}, \
148 						  {0xf7f40000, 0xc0000} }
149 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
150 
151 /*
152  * Chip select configuration
153  */
154 /* NOR Flash 0 on CS0 */
155 #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE	| \
156 				 BR_PS_16		| \
157 				 BR_V)
158 #define CONFIG_SYS_OR0_PRELIM	(OR_AM_128MB		| \
159 				 OR_GPCM_CSNT		| \
160 				 OR_GPCM_XACS		| \
161 				 OR_GPCM_ACS_DIV2	| \
162 				 OR_GPCM_SCY_8		| \
163 				 OR_GPCM_TRLX		| \
164 				 OR_GPCM_EHTR		| \
165 				 OR_GPCM_EAD)
166 
167 /* NOR Flash 1 on CS1 */
168 #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_FLASH_BASE2	| \
169 				 BR_PS_16		| \
170 				 BR_V)
171 #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_OR0_PRELIM
172 
173 /* NAND flash on CS2 */
174 #define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_NAND_BASE	| \
175 				 (2<<BR_DECC_SHIFT)	| \
176 				 BR_PS_8		| \
177 				 BR_MS_FCM		| \
178 				 BR_V)
179 
180 /* NAND flash on CS2 */
181 #define CONFIG_SYS_OR2_PRELIM	(OR_AM_256KB	| \
182 				 OR_FCM_PGS	| \
183 				 OR_FCM_CSCT	| \
184 				 OR_FCM_CST	| \
185 				 OR_FCM_CHT	| \
186 				 OR_FCM_SCY_1	| \
187 				 OR_FCM_TRLX	| \
188 				 OR_FCM_EHTR)
189 
190 /* NAND flash on CS3 */
191 #define CONFIG_SYS_BR3_PRELIM	(CONFIG_SYS_NAND_BASE2	| \
192 				 (2<<BR_DECC_SHIFT)	| \
193 				 BR_PS_8		| \
194 				 BR_MS_FCM		| \
195 				 BR_V)
196 #define CONFIG_SYS_OR3_PRELIM	CONFIG_SYS_OR2_PRELIM
197 
198 /*
199  * Use L1 as initial stack
200  */
201 #define CONFIG_SYS_INIT_RAM_LOCK	1
202 #define CONFIG_SYS_INIT_RAM_ADDR	0xe0000000
203 #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
204 
205 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
206 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
207 
208 #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */
209 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
210 
211 /*
212  * Serial Port
213  */
214 #define CONFIG_CONS_INDEX		1
215 #define CONFIG_SYS_NS16550_SERIAL
216 #define CONFIG_SYS_NS16550_REG_SIZE	1
217 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
218 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
219 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
220 #define CONFIG_SYS_BAUDRATE_TABLE	\
221 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
222 #define CONFIG_BAUDRATE			115200
223 #define CONFIG_LOADS_ECHO		1	/* echo on for serial download */
224 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
225 
226 /*
227  * I2C
228  */
229 #define CONFIG_SYS_I2C
230 #define CONFIG_SYS_I2C_FSL
231 #define CONFIG_SYS_FSL_I2C_SPEED	400000
232 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
233 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
234 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
235 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
236 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
237 #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
238 
239 /* PEX8518 slave I2C interface */
240 #define CONFIG_SYS_I2C_PEX8518_ADDR	0x70
241 
242 /* I2C DS1631 temperature sensor */
243 #define CONFIG_SYS_I2C_DS1621_ADDR	0x48
244 #define CONFIG_DTT_DS1621
245 #define CONFIG_DTT_SENSORS		{ 0 }
246 #define CONFIG_SYS_I2C_LM90_ADDR	0x4c
247 
248 /* I2C EEPROM - AT24C128B */
249 #define CONFIG_SYS_I2C_EEPROM_ADDR		0x54
250 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		2
251 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	6	/* 64 byte pages */
252 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10	/* take up to 10 msec */
253 
254 /* I2C RTC */
255 #define CONFIG_RTC_M41T11		1
256 #define CONFIG_SYS_I2C_RTC_ADDR		0x68
257 #define CONFIG_SYS_M41T11_BASE_YEAR	2000
258 
259 /* GPIO/EEPROM/SRAM */
260 #define CONFIG_DS4510
261 #define CONFIG_SYS_I2C_DS4510_ADDR	0x51
262 
263 /* GPIO */
264 #define CONFIG_PCA953X
265 #define CONFIG_SYS_I2C_PCA953X_ADDR0	0x18
266 #define CONFIG_SYS_I2C_PCA953X_ADDR1	0x1c
267 #define CONFIG_SYS_I2C_PCA953X_ADDR2	0x1e
268 #define CONFIG_SYS_I2C_PCA953X_ADDR3	0x1f
269 #define CONFIG_SYS_I2C_PCA953X_ADDR	CONFIG_SYS_I2C_PCA953X_ADDR0
270 
271 /*
272  * PU = pulled high, PD = pulled low
273  * I = input, O = output, IO = input/output
274  */
275 /* PCA9557 @ 0x18*/
276 #define CONFIG_SYS_PCA953X_C0_SER0_EN		0x01 /* PU; UART0 enable (1: enabled) */
277 #define CONFIG_SYS_PCA953X_C0_SER0_MODE		0x02 /* PU; UART0 serial mode select */
278 #define CONFIG_SYS_PCA953X_C0_SER1_EN		0x04 /* PU; UART1 enable (1: enabled) */
279 #define CONFIG_SYS_PCA953X_C0_SER1_MODE		0x08 /* PU; UART1 serial mode select */
280 #define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS	0x10 /* PU; Boot flash CS select */
281 #define CONFIG_SYS_PCA953X_NVM_WP		0x20 /* PU; Set to 0 to enable NVM writing */
282 #define CONFIG_SYS_PCA953X_C0_VCORE_VID2	0x40 /* VID2 of ISL6262 */
283 #define CONFIG_SYS_PCA953X_C0_VCORE_VID3	0x80 /* VID3 of ISL6262 */
284 
285 /* PCA9557 @ 0x1c*/
286 #define CONFIG_SYS_PCA953X_XMC0_ROOT0		0x01 /* PU; Low if XMC is RC */
287 #define CONFIG_SYS_PCA953X_XMC0_MVMR0		0x02 /* XMC EEPROM write protect */
288 #define CONFIG_SYS_PCA953X_XMC0_WAKE		0x04 /* PU; XMC wake */
289 #define CONFIG_SYS_PCA953X_XMC0_BIST		0x08 /* PU; XMC built in self test */
290 #define CONFIG_SYS_PCA953X_XMC_PRESENT		0x10 /* PU; Low if XMC module installed */
291 #define CONFIG_SYS_PCA953X_PMC_PRESENT		0x20 /* PU; Low if PMC module installed */
292 #define CONFIG_SYS_PCA953X_PMC0_MONARCH		0x40 /* PMC monarch mode enable */
293 #define CONFIG_SYS_PCA953X_PMC0_EREADY		0x80 /* PU; PMC PCI eready */
294 
295 /* PCA9557 @ 0x1e*/
296 #define CONFIG_SYS_PCA953X_P0_GA0		0x01 /* PU; VPX Geographical address */
297 #define CONFIG_SYS_PCA953X_P0_GA1		0x02 /* PU; VPX Geographical address */
298 #define CONFIG_SYS_PCA953X_P0_GA2		0x04 /* PU; VPX Geographical address */
299 #define CONFIG_SYS_PCA953X_P0_GA3		0x08 /* PU; VPX Geographical address */
300 #define CONFIG_SYS_PCA953X_P0_GA4		0x10 /* PU; VPX Geographical address */
301 #define CONFIG_SYS_PCA953X_P0_GAP		0x20 /* PU; tied to VPX P0.GAP */
302 #define CONFIG_SYS_PCA953X_P1_SYSEN		0x80 /* PU; Pulled high; tied to VPX P1.SYSCON */
303 
304 /* PCA9557 @ 0x1f */
305 #define CONFIG_SYS_PCA953X_GPIO_VPX0		0x01 /* PU */
306 #define CONFIG_SYS_PCA953X_GPIO_VPX1		0x02 /* PU */
307 #define CONFIG_SYS_PCA953X_GPIO_VPX2		0x04 /* PU */
308 #define CONFIG_SYS_PCA953X_GPIO_VPX3		0x08 /* PU */
309 #define CONFIG_SYS_PCA953X_VPX_FRU_WRCTL	0x10 /* PD; I2C master source for FRU SEEPROM */
310 
311 /*
312  * General PCI
313  * Memory space is mapped 1-1, but I/O space must start from 0.
314  */
315 /* PCIE1 - VPX P1 */
316 #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
317 #define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BUS
318 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x40000000	/* 1G */
319 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
320 #define CONFIG_SYS_PCIE1_IO_PHYS	0xe8000000
321 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000	/* 8M */
322 
323 /* PCIE2 - PEX8518 */
324 #define CONFIG_SYS_PCIE2_MEM_BUS	0xc0000000
325 #define CONFIG_SYS_PCIE2_MEM_PHYS	CONFIG_SYS_PCIE2_MEM_BUS
326 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
327 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
328 #define CONFIG_SYS_PCIE2_IO_PHYS	0xe8800000
329 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00800000	/* 8M */
330 
331 /*
332  * Networking options
333  */
334 #define CONFIG_TSEC_ENET		/* tsec ethernet support */
335 #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
336 #define CONFIG_TSEC_TBI
337 #define CONFIG_MII		1	/* MII PHY management */
338 #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
339 #define CONFIG_ETHPRIME		"eTSEC2"
340 
341 /*
342  * In-band SGMII auto-negotiation between TBI and BCM5482S PHY fails, force
343  * 1000mbps SGMII link
344  */
345 #define CONFIG_TSEC_TBICR_SETTINGS ( \
346 		TBICR_PHY_RESET \
347 		| TBICR_FULL_DUPLEX \
348 		| TBICR_SPEED1_SET \
349 		)
350 
351 #define CONFIG_TSEC1		1
352 #define CONFIG_TSEC1_NAME	"eTSEC1"
353 #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
354 #define TSEC1_PHY_ADDR		1
355 #define TSEC1_PHYIDX		0
356 #define CONFIG_HAS_ETH0
357 
358 #define CONFIG_TSEC2		1
359 #define CONFIG_TSEC2_NAME	"eTSEC2"
360 #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
361 #define TSEC2_PHY_ADDR		2
362 #define TSEC2_PHYIDX		0
363 #define CONFIG_HAS_ETH1
364 
365 /*
366  * Command configuration.
367  */
368 #define CONFIG_CMD_DATE
369 #define CONFIG_CMD_DS4510
370 #define CONFIG_CMD_DS4510_INFO
371 #define CONFIG_CMD_DTT
372 #define CONFIG_CMD_EEPROM
373 #define CONFIG_CMD_JFFS2
374 #define CONFIG_CMD_NAND
375 #define CONFIG_CMD_PCA953X
376 #define CONFIG_CMD_PCA953X_INFO
377 #define CONFIG_CMD_PCI
378 #define CONFIG_CMD_PCI_ENUM
379 #define CONFIG_CMD_REGINFO
380 
381 /*
382  * Miscellaneous configurable options
383  */
384 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
385 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
386 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
387 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
388 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
389 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
390 #define CONFIG_CMDLINE_EDITING	1		/* add command line history	*/
391 #define CONFIG_AUTO_COMPLETE	1		/* add autocompletion support */
392 #define CONFIG_LOADADDR		0x1000000	/* default location for tftp and bootm */
393 #define CONFIG_PANIC_HANG			/* do not reset board on panic */
394 #define CONFIG_PREBOOT				/* enable preboot variable */
395 #define CONFIG_INTEGRITY			/* support booting INTEGRITY OS */
396 
397 /*
398  * For booting Linux, the board info and command line data
399  * have to be in the first 16 MB of memory, since this is
400  * the maximum mapped by the Linux kernel during initialization.
401  */
402 #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
403 #define CONFIG_SYS_BOOTM_LEN	(16 << 20)	/* Increase max gunzip size */
404 
405 /*
406  * Environment Configuration
407  */
408 #define CONFIG_ENV_IS_IN_FLASH	1
409 #define CONFIG_ENV_SECT_SIZE	0x20000		/* 128k (one sector) for env */
410 #define CONFIG_ENV_SIZE		0x8000
411 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - (256 * 1024))
412 
413 /*
414  * Flash memory map:
415  * fff80000 - ffffffff     Pri U-Boot (512 KB)
416  * fff40000 - fff7ffff     Pri U-Boot Environment (256 KB)
417  * fff00000 - fff3ffff     Pri FDT (256KB)
418  * fef00000 - ffefffff     Pri OS image (16MB)
419  * f8000000 - feefffff     Pri OS Use/Filesystem (111MB)
420  *
421  * f7f80000 - f7ffffff     Sec U-Boot (512 KB)
422  * f7f40000 - f7f7ffff     Sec U-Boot Environment (256 KB)
423  * f7f00000 - f7f3ffff     Sec FDT (256KB)
424  * f6f00000 - f7efffff     Sec OS image (16MB)
425  * f0000000 - f6efffff     Sec OS Use/Filesystem (111MB)
426  */
427 #define CONFIG_UBOOT1_ENV_ADDR	__stringify(0xfff80000)
428 #define CONFIG_UBOOT2_ENV_ADDR	__stringify(0xf7f80000)
429 #define CONFIG_FDT1_ENV_ADDR	__stringify(0xfff00000)
430 #define CONFIG_FDT2_ENV_ADDR	__stringify(0xf7f00000)
431 #define CONFIG_OS1_ENV_ADDR	__stringify(0xfef00000)
432 #define CONFIG_OS2_ENV_ADDR	__stringify(0xf6f00000)
433 
434 #define CONFIG_PROG_UBOOT1						\
435 	"$download_cmd $loadaddr $ubootfile; "				\
436 	"if test $? -eq 0; then "					\
437 		"protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
438 		"erase "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
439 		"cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; "	\
440 		"protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
441 		"cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; "	\
442 		"if test $? -ne 0; then "				\
443 			"echo PROGRAM FAILED; "				\
444 		"else; "						\
445 			"echo PROGRAM SUCCEEDED; "			\
446 		"fi; "							\
447 	"else; "							\
448 		"echo DOWNLOAD FAILED; "				\
449 	"fi;"
450 
451 #define CONFIG_PROG_UBOOT2						\
452 	"$download_cmd $loadaddr $ubootfile; "				\
453 	"if test $? -eq 0; then "					\
454 		"protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
455 		"erase "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
456 		"cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; "	\
457 		"protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
458 		"cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; "	\
459 		"if test $? -ne 0; then "				\
460 			"echo PROGRAM FAILED; "				\
461 		"else; "						\
462 			"echo PROGRAM SUCCEEDED; "			\
463 		"fi; "							\
464 	"else; "							\
465 		"echo DOWNLOAD FAILED; "				\
466 	"fi;"
467 
468 #define CONFIG_BOOT_OS_NET						\
469 	"$download_cmd $osaddr $osfile; "				\
470 	"if test $? -eq 0; then "					\
471 		"if test -n $fdtaddr; then "				\
472 			"$download_cmd $fdtaddr $fdtfile; "		\
473 			"if test $? -eq 0; then "			\
474 				"bootm $osaddr - $fdtaddr; "		\
475 			"else; "					\
476 				"echo FDT DOWNLOAD FAILED; "		\
477 			"fi; "						\
478 		"else; "						\
479 			"bootm $osaddr; "				\
480 		"fi; "							\
481 	"else; "							\
482 		"echo OS DOWNLOAD FAILED; "				\
483 	"fi;"
484 
485 #define CONFIG_PROG_OS1							\
486 	"$download_cmd $osaddr $osfile; "				\
487 	"if test $? -eq 0; then "					\
488 		"erase "CONFIG_OS1_ENV_ADDR" +$filesize; "		\
489 		"cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
490 		"cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
491 		"if test $? -ne 0; then "				\
492 			"echo OS PROGRAM FAILED; "			\
493 		"else; "						\
494 			"echo OS PROGRAM SUCCEEDED; "			\
495 		"fi; "							\
496 	"else; "							\
497 		"echo OS DOWNLOAD FAILED; "				\
498 	"fi;"
499 
500 #define CONFIG_PROG_OS2							\
501 	"$download_cmd $osaddr $osfile; "				\
502 	"if test $? -eq 0; then "					\
503 		"erase "CONFIG_OS2_ENV_ADDR" +$filesize; "		\
504 		"cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
505 		"cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
506 		"if test $? -ne 0; then "				\
507 			"echo OS PROGRAM FAILED; "			\
508 		"else; "						\
509 			"echo OS PROGRAM SUCCEEDED; "			\
510 		"fi; "							\
511 	"else; "							\
512 		"echo OS DOWNLOAD FAILED; "				\
513 	"fi;"
514 
515 #define CONFIG_PROG_FDT1						\
516 	"$download_cmd $fdtaddr $fdtfile; "				\
517 	"if test $? -eq 0; then "					\
518 		"erase "CONFIG_FDT1_ENV_ADDR" +$filesize;"		\
519 		"cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
520 		"cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
521 		"if test $? -ne 0; then "				\
522 			"echo FDT PROGRAM FAILED; "			\
523 		"else; "						\
524 			"echo FDT PROGRAM SUCCEEDED; "			\
525 		"fi; "							\
526 	"else; "							\
527 		"echo FDT DOWNLOAD FAILED; "				\
528 	"fi;"
529 
530 #define CONFIG_PROG_FDT2						\
531 	"$download_cmd $fdtaddr $fdtfile; "				\
532 	"if test $? -eq 0; then "					\
533 		"erase "CONFIG_FDT2_ENV_ADDR" +$filesize;"		\
534 		"cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
535 		"cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
536 		"if test $? -ne 0; then "				\
537 			"echo FDT PROGRAM FAILED; "			\
538 		"else; "						\
539 			"echo FDT PROGRAM SUCCEEDED; "			\
540 		"fi; "							\
541 	"else; "							\
542 		"echo FDT DOWNLOAD FAILED; "				\
543 	"fi;"
544 
545 #define	CONFIG_EXTRA_ENV_SETTINGS					\
546 	"autoload=yes\0"						\
547 	"download_cmd=tftp\0"						\
548 	"console_args=console=ttyS0,115200\0"				\
549 	"root_args=root=/dev/nfs rw\0"					\
550 	"misc_args=ip=on\0"						\
551 	"set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
552 	"bootfile=/home/user/file\0"					\
553 	"osfile=/home/user/board.uImage\0"				\
554 	"fdtfile=/home/user/board.dtb\0"				\
555 	"ubootfile=/home/user/u-boot.bin\0"				\
556 	"fdtaddr=0x1e00000\0"						\
557 	"osaddr=0x1000000\0"						\
558 	"loadaddr=0x1000000\0"						\
559 	"prog_uboot1="CONFIG_PROG_UBOOT1"\0"				\
560 	"prog_uboot2="CONFIG_PROG_UBOOT2"\0"				\
561 	"prog_os1="CONFIG_PROG_OS1"\0"					\
562 	"prog_os2="CONFIG_PROG_OS2"\0"					\
563 	"prog_fdt1="CONFIG_PROG_FDT1"\0"				\
564 	"prog_fdt2="CONFIG_PROG_FDT2"\0"				\
565 	"bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0"		\
566 	"bootcmd_flash1=run set_bootargs; "				\
567 		"bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
568 	"bootcmd_flash2=run set_bootargs; "				\
569 		"bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
570 	"bootcmd=run bootcmd_flash1\0"
571 #endif	/* __CONFIG_H */
572